Physically and Algorithmically Secure Logic Locking with Hybrid CMOS/Nanomagnet Logic Circuits

被引:0
|
作者
Edwards, Alexander J. [1 ]
Hassan, Naimul [1 ]
Bhattacharya, Dhritiman [2 ]
Shihab, Mustafa M. [1 ]
Zhou, Peng [1 ]
Hu, Xuan [1 ]
Atulasimha, Jayasimha [2 ]
Makris, Yiorgos [1 ]
Friedman, Joseph S. [1 ]
机构
[1] Univ Texas Dallas, Dept Elect & Comp Engn, Richardson, TX 75080 USA
[2] Virginia Commonwealth Univ, Dept Mech & Nucl Engn, Med Coll Virginia Campus, Richmond, VA 23284 USA
来源
PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022) | 2022年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The successful logic locking of integrated circuits requires that the system be secure against both algorithmic and physical attacks. In order to provide resilience against imaging techniques that can detect electrical behavior, we recently proposed an approach for physically and algorithmically secure logic locking with strain-protected nanomagnet logic (NML). While this NML system exhibits physical and algorithmic security, the fabrication imprecision, noise-related errors, and slow speed of NML incur a significant security overhead cost. In this paper, we therefore propose a hybrid CMOS/NML logic locking solution in which NML islands provide security within a system primarily composed of CMOS, thereby providing physical and algorithmic security with minimal overhead. In addition to describing this proposed system, we also develop a framework for device/system co-design techniques that consider trade-offs regarding the efficiency and security.
引用
收藏
页码:17 / 22
页数:6
相关论文
共 50 条
  • [41] New logic circuits consisting of quantum dots and CMOS
    Lee, OH
    Mazumder, P
    Proceedings of the 2005 European Conference on Circuit Theory and Design, Vol 2, 2005, : II135 - II138
  • [42] Average leakage current estimation of CMOS logic circuits
    de Gyvez, JP
    van de Wetering, E
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 375 - 379
  • [43] Modeling and simulation of combinational CMOS logic circuits by ANFIS
    Hayati, Mohsen
    Rezaei, Abbas
    Seifi, Majid
    Naderi, Ali
    MICROELECTRONICS JOURNAL, 2010, 41 (07) : 381 - 387
  • [44] Concurrent cell generation and mapping for CMOS logic circuits
    Kaneko, M
    Tian, JL
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 247 - 252
  • [45] Research on power analysis of CMOS combination logic circuits
    Zhu, Ning
    Zhou, Runde
    Yang, Xingzi
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 1998, 38 (09): : 32 - 35
  • [46] Logic testing of bridging faults in CMOS integrated circuits
    Chess, B
    Larrabee, T
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (03) : 338 - 345
  • [47] Ultra-Low Voltage CMOS Logic Circuits
    Melek, Luiz A. P.
    Schneider, Marcio C.
    Galup-Montoro, Carlos
    PROCEEDINGS OF THE 2014 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2014, : 1 - 7
  • [48] The Impact of RTN on Performance Fluctuation in CMOS Logic Circuits
    Ito, Kyosuke
    Matsumoto, Takashi
    Nishizawa, Shinichi
    Sunagawa, Hiroki
    Kobayashi, Kazutoshi
    Onodera, Hidetoshi
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [49] Accurate Calculation of Unreliability of CMOS Logic Cells and Circuits
    Beg, Azam
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (13)
  • [50] TRANSMITTING DATA BY CMOS LOGIC CIRCUITS CUTS COSTS
    POWLEY, C
    CONTROL AND INSTRUMENTATION, 1974, 6 (06): : 33 - 33