Ultra-Low Power NAND Based Multiplexer And Flip-Flop

被引:0
|
作者
Varun, Ishan [1 ]
Gupta, Tarun Kumar [1 ]
机构
[1] MANIT Bhopal, Indore Inst Sci & Technol, Bhopal, Madhya Pradesh, India
关键词
sleepy stack; body bias; dual threshold transistor; multiplexer; flip-flop; low power;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Static power consumption has became a major problem as we are moving towards finer technologies. Power consumption is one of the top concerns of VLSI circuit design, for which CMOS is the primary technology. However, there is no universal way to avoid tradeoffs between power, delay and area, and thus designers are required to choose appropriate techniques that satisfy application and product needs. We are presenting two low power digital circuits 4*1 multiplexer and JK master-slave flip-flop designed with ultra low power NAND gates. These NAND gates have been designed with combination of sleepy stack technique with reverse body bias (RBB) and dual threshold CMOS (DTCMOS). On comparison with conventional 4*1 multiplexer we have achieved maximum of 30% decrement in dynamic power consumption and 59% decrement in power consumption when circuit is in ideal state. This all is achieved on the coast of 55% increment in worst case propagation delay. For JK master-slave flip-flop we are achieving 13% reduction in dynamic power consumption and 99% saving in static power consumption. All simulations have been done on 65nm technology with dual threshold transistors.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Design of CMOS based D Flip-Flop with Different Low Power Techniques
    Bhardwaj, Aman
    Chauhan, Vedang
    Kumar, Manoj
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 834 - 839
  • [22] A New CMOS Ultra Low Power Flip-Flop Circuit with a Minimization of Internal Node Transitions
    Lee, Suhyenn
    Kam, Gyuwon
    Yoon, Seungjoo
    Kim, Soo Youn
    Song, Minkyu
    2022 37TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2022), 2022, : 505 - 506
  • [23] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [24] DESIGN OF LOW POWER DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP
    Kasiselvanathan, M.
    Saranya, P.
    Lakshmi, A. Seetha
    Sivasakthi, S.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 233 - 236
  • [25] Design and analysis of ultra-low power 18T adaptive data track flip-flop for high-speed application
    Mishra, Alok Kumar
    Vaithiyanathan, Dhandapani
    Chopra, Urvashi
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3733 - 3747
  • [26] An Energy-Efficient 24T Flip-Flop Consisting of Standard CMOS Gates for Ultra-Low Power Digital VLSIs
    Shizuku, Yuzuru
    Hirose, Tetsuya
    Kuroki, Nobutaka
    Numa, Masahiro
    Okada, Mitsuji
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (12) : 2600 - 2606
  • [27] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +
  • [28] An 82% Energy-Saving Change-Sensing Flip-Flop in 40nm CMOS for Ultra-Low Power Applications
    Le, Van Loi
    Li, Juhui
    Chang, Alan
    Kim, Tony T.
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 197 - 200
  • [29] Dynamic flip-flop with improved power
    Nedovic, N
    Oklobdzija, VG
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 323 - 326
  • [30] A Novel Flip-Flop Design for Low Power Clocking System
    Noble, G.
    Sakthivel, S. M.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 627 - 631