Datapath library reuse in the design of a high-performance floating point unit

被引:0
|
作者
Hossain, R [1 ]
Herbert, JC [1 ]
Gouger, JF [1 ]
Bechade, R [1 ]
机构
[1] Mentor Graph Corp, Warren, NJ 07059 USA
关键词
D O I
10.1109/ASIC.1998.722994
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the use of a datapath library in the design of a high performance, pipelined floating point unit (FPU) macrocell. The existence of the intellectual property (IP) library allowed the rapid completion of the FPU within the context of a high performance structured custom design flow. The 165,000 transistor floating point unit was completed in 25 man months from initial customer specification to final physical assembly. The macrocell occupies 2.45 mm x 2.55 mm in a 0.35 mu m, 4 metal CMOS process and has a simulated cycle time of 5.2nS at 3.3 V and 85 degrees C.
引用
收藏
页码:277 / 280
页数:4
相关论文
共 50 条
  • [31] LiteFlow: Towards High-performance Adaptive Neural Networks for Kernel Datapath
    Zhang, Junxue
    Zeng, Chaoliang
    Zhang, Hong
    Hu, Shuihai
    Chen, Kai
    SIGCOMM '22: PROCEEDINGS OF THE 2022 ACM SIGCOMM 2022 CONFERENCE, 2022, : 414 - 427
  • [32] LiteFlow: Toward High-Performance Adaptive Neural Networks for Kernel Datapath
    Zhang, Junxue
    Zeng, Chaoliang
    Zhang, Hong
    Hu, Shuihai
    Chen, Kai
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2024, 32 (01) : 627 - 642
  • [33] DESIGN AND IMPLEMENTATION OF LOW POWER FLOATING POINT ARITHMETIC UNIT
    Kukati, Shilpa
    Sujana, D., V
    Udaykumar, Shruthi
    Jayakrishnan, P.
    Dhanabal, R.
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 205 - 208
  • [34] Design of Single Precision Floating Point Arithmetic Logic Unit
    Singh, Nisha
    Dhanabal, R.
    2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES), 2018, : 133 - 137
  • [35] Design of Floating-Point Arithmetic Unit for FPGA with Simulink®
    Kralev, Jordan
    PROCEEDINGS OF 18TH INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES (IEEE EUROCON 2019), 2019,
  • [36] Design And Development of Efficient Reversible Floating Point Arithmetic unit
    Jain, Jenil
    Agrawal, Rahul
    2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 811 - 815
  • [37] The design and implementation of CalmRISC32 floating point unit
    Jeong, CH
    Park, WC
    Kim, SW
    Han, TD
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 327 - 330
  • [38] Design of a teaching computer with floating point unit for Computer Architecture
    Gersnoviez, Andres
    Brox, Maria
    Castillo-Marquez, Carlos
    Montijano-Vizcaino, Miguel A.
    Ortiz-Lopez, Manuel A.
    Quiles-Latorre, Francisco J.
    2020 XIV TECHNOLOGIES APPLIED TO ELECTRONICS TEACHING CONFERENCE (TAEE2020), 2020,
  • [39] Energy-Efficient Floating-Point Unit Design
    Galal, Sameh
    Horowitz, Mark
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (07) : 913 - 922
  • [40] DESIGN OF A HIGH-PERFORMANCE FLOATING POWER BJT DRIVER WITH PROPORTIONAL BASE DRIVE
    VARGA, LD
    LOSIC, NA
    CONFERENCE RECORD OF THE 1989 IEEE INDUSTRY APPLICATIONS SOCIETY ANNUAL MEETING, PTS 1-2, 1989, : 1186 - 1189