A static power estimation methodology for IP-based design

被引:15
|
作者
Liu, X [1 ]
Papaefthymiou, MC [1 ]
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
来源
DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS | 2001年
关键词
D O I
10.1109/DATE.2001.915038
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a novel system-level power estimation methodology for electronic designs consisting of intellectual property (IP) components. Our methodology relies on analytic al output and power macromodels of the IP blocks to estimate system dissipation without performing any simulation. We derive upper bounds on the estimation error of our methodology and demonstrate the relation of this error to the sensitivities of the macromodeling functions. For circuits without feedback, we give a sufficient condition for the worst-case power estimation error to increase only linearly with the length of the IP cascades. We also give a tighter sufficient condition that ensures error boundness in IP systems of any topology. Experiments with signal processing and data encryption systems validate the accuracy and efficiency of our approach. For designs of up to 576 IP blocks, power estimates are obtained within 0.2 seconds. In comparison with switch-level simulation results, the average error of power estimates is 7.3%.
引用
收藏
页码:280 / 287
页数:8
相关论文
共 50 条
  • [21] The design of soft handoff in IP-based CDMA system
    Zhou, HY
    Liu, NJ
    Jin, L
    PROCEEDINGS OF THE IEEE 6TH CIRCUITS AND SYSTEMS SYMPOSIUM ON EMERGING TECHNOLOGIES: FRONTIERS OF MOBILE AND WIRELESS COMMUNICATION, VOLS 1 AND 2, 2004, : 141 - 144
  • [22] Toward IP-based system level SoC design
    Kunkel, J
    COMPUTER, 2003, 36 (05) : 88 - 89
  • [23] Efficient power macromodeling technique for IP-based digital system
    Durrani, Yaseer A.
    Abril, Ana
    Riesgo, Teresa
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1145 - 1148
  • [24] Design and implementation of an IP-based intelligent video surveillance system
    Wei, Guohua
    Zhang, Dee
    Wu, Shanshan
    Cao, Yulin
    2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 1393 - +
  • [25] Standards-compliant IP-based ASIC and SoC design
    Hekmatpour, A
    Goodnow, K
    Shah, H
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 322 - 323
  • [26] Study on a mixed verification strategy for IP-based SoC design
    Chen Wenwei
    Zhang Jinyi
    Li Jiao
    Ren Xiaojun
    Liu Jiwei
    Proceedings of the Seventh IEEE CPMT Conference on High Density Microsystem Design, Packaging and Failure Analysis (HDP'05), 2005, : 479 - 482
  • [27] Design of mobility functionality in IP-based bluetooth sensor network
    Ni, Xiao
    Shi, Weiren
    Zhang, Daqing
    Zheng, Song
    Qiao, Guopei
    DYNAMICS OF CONTINUOUS DISCRETE AND IMPULSIVE SYSTEMS-SERIES B-APPLICATIONS & ALGORITHMS, 2006, 13E : 1231 - 1235
  • [28] A processor core synthesis system in IP-based SoC design
    Tomono, Naoki
    Kohara, Shunitsu
    Uchida, Jumpei
    Miyaoka, Yuichiro
    Togawa, Nozomu
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 286 - 291
  • [29] IP-Based Design and Analysis of Parallel Prefix Adder for FPGAs
    Gupta, Tukur
    Verma, Gaurav
    Akhter, Shamim
    NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2024,
  • [30] Performance analysis of IP paging and power saving mode in IP-based mobile networks
    Chung, YW
    Na, JH
    Kim, YJ
    Cho, HS
    2004 IEEE 15TH INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, VOLS 1-4, PROCEEDINGS, 2004, : 1533 - 1537