A static power estimation methodology for IP-based design

被引:15
|
作者
Liu, X [1 ]
Papaefthymiou, MC [1 ]
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
关键词
D O I
10.1109/DATE.2001.915038
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a novel system-level power estimation methodology for electronic designs consisting of intellectual property (IP) components. Our methodology relies on analytic al output and power macromodels of the IP blocks to estimate system dissipation without performing any simulation. We derive upper bounds on the estimation error of our methodology and demonstrate the relation of this error to the sensitivities of the macromodeling functions. For circuits without feedback, we give a sufficient condition for the worst-case power estimation error to increase only linearly with the length of the IP cascades. We also give a tighter sufficient condition that ensures error boundness in IP systems of any topology. Experiments with signal processing and data encryption systems validate the accuracy and efficiency of our approach. For designs of up to 576 IP blocks, power estimates are obtained within 0.2 seconds. In comparison with switch-level simulation results, the average error of power estimates is 7.3%.
引用
收藏
页码:280 / 287
页数:8
相关论文
共 50 条
  • [1] Statistical power estimation for IP-based design
    Durrani, Yaseer A.
    Riesgo, Teresa
    IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 4607 - +
  • [2] Power estimation for IP-based modules
    Durrani, Yaseer A.
    Riesgo, Teresa
    2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 95 - +
  • [3] An IP-Based Design to Achieve Power Reduction
    Hsieh, Chin-Fa
    Tsai, Tsung-Han
    Lai, Chih-Hung
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2014), 2016, 345 : 493 - 499
  • [4] HyPE: Hybrid power estimation for IP-Based programmable systems
    Xun, L
    Papaefthymiou, MC
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 606 - 609
  • [5] HyPE: Hybrid power estimation for IP-based programmable systems
    ACM SIGDA; IEEE Circuits and Systems Society; IEICE (Institute of Electronics, Information and Communication Engineers); IPSJ (Information Processing Society of Japan) (Institute of Electrical and Electronics Engineers Inc., United States):
  • [6] IP-based methodology for analog design flow: Application on neuromorphic engineering
    Levi, T.
    Lewis, N.
    Tomas, J.
    Fouillat, P.
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 341 - 344
  • [7] HyPE: Hybrid power estimation for IP-based systems-on-chip
    Liu, X
    Papaefthymiou, MC
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (07) : 1089 - 1103
  • [8] Architectural power estimation technique for IP-based system-on-chip
    Durrani, Yaseer A.
    Abril, Ana
    Riesgo, Teresa
    2007 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, PROCEEDINGS, VOLS 1-8, 2007, : 2364 - +
  • [9] Power analysis approach and its application to IP-based SoC design
    Durrani, Yaseer Arafat
    Riesgo, Teresa
    Khan, Muhammad Imran
    Mahmood, Tariq
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 35 (03) : 1218 - 1236
  • [10] Performance estimation of data-flow applications for IP-based system design
    De Bernardinis, F
    Ferrari, A
    Watanabe, Y
    Sangiovanni-Vincenteili, A
    Terreni, P
    1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, : 193 - 197