High-Efficient Nonbinary LDPC Decoder with Early Layer Decoding Schedule

被引:2
|
作者
Thang Xuan Pham [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Dept Informat & Commun Engn, Incheon, South Korea
基金
新加坡国家研究基金会;
关键词
Decoding schedule; nonbinary low density parity-check; decoder; message reduction; quasi-cyclic codes; MIN-MAX DECODER; ARCHITECTURE; CODES;
D O I
10.1109/ISCAS51556.2021.9401072
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increasing nonbinary low density parity check (NB-LDPC) decoder throughput is challenging. This paper considers nonbinary quasi-cyclic LDPC code features to propose an early layered decoding schedule. The proposed method can eliminate idle time introduced by emptying pipeline stages after each layered decoding process, as well as increase decoder throughput. Layout results using TSMC 90-nm CMOS technology confirm that the proposed decoding schedule improved throughput with almost the same hardware complexity compared to the state-of-the-art NB-LDPC decoder. In particular, the proposed approach achieved considerably improved throughput and efficiency compared with predecessors when both early layer decoding schedule and early decoding termination were enabled.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] An FPGA Design with High Memory Efficiency and Decoding Performance for 5G LDPC Decoder
    Tran-Thi, Bich Ngoc
    Nguyen-Ly, Thien Truong
    Hoang, Trang
    ELECTRONICS, 2023, 12 (17)
  • [42] A high-efficient tables memory access saving algorithm for CAVLC decoding
    Jianhua Wang
    Lianglun Cheng
    Jun Liu
    YunLong Sun
    Signal, Image and Video Processing, 2015, 9 : 1805 - 1814
  • [43] High-throughput partial-parallel block-layered decoding architecture for nonbinary LDPC codes
    Huyen Pham Thi
    Ajaz, Sabooh
    Lee, Hanho
    INTEGRATION-THE VLSI JOURNAL, 2017, 59 : 52 - 63
  • [44] A high-efficient tables memory access saving algorithm for CAVLC decoding
    Wang, Jianhua
    Cheng, Lianglun
    Liu, Jun
    Sun, YunLong
    SIGNAL IMAGE AND VIDEO PROCESSING, 2015, 9 (08) : 1805 - 1814
  • [45] High-Efficient Syndrome-Based LDPC Reconciliation for Quantum Key Distribution
    Mao, Hao-Kun
    Qiao, Yu-Cheng
    Li, Qiong
    ENTROPY, 2021, 23 (11)
  • [46] FPGA implementation of a high-throughput memory-efficient LDPC decoder
    School of Electronic Engineering, Xidian Univ., Xi'an 710071, China
    不详
    Xi'an Dianzi Keji Daxue Xuebao, 2008, 3 (427-432):
  • [47] Efficient high-speed quasi-cyclic LDPC decoder architecture
    Zhang, YP
    Wang, ZF
    Parhi, KK
    CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2004, : 540 - 544
  • [48] Partially-parallel LDPC decoder achieving high-efficiency message-passing schedule
    Shimizu, K
    Ishikawa, T
    Togawa, N
    Ikenaga, T
    Goto, S
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (04) : 969 - 978
  • [49] An efficient multi-standard QC-LDPC decoder based on the row-layered decoding algorithm
    Guo, Song
    Dou, Yong
    Lei, Yuanwu
    Li, Rongchun
    Li, Yu
    IEICE ELECTRONICS EXPRESS, 2015, 12 (13):
  • [50] FPGA Design of High Throughput LDPC Decoder based on Imprecise Offset Min-Sum Decoding
    Truong Nguyen-Ly
    Le, Khoa
    Ghaffari, F.
    Amaricai, A.
    Boncalo, O.
    Savin, V.
    Declercq, D.
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,