High-Efficient Nonbinary LDPC Decoder with Early Layer Decoding Schedule

被引:2
|
作者
Thang Xuan Pham [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Dept Informat & Commun Engn, Incheon, South Korea
基金
新加坡国家研究基金会;
关键词
Decoding schedule; nonbinary low density parity-check; decoder; message reduction; quasi-cyclic codes; MIN-MAX DECODER; ARCHITECTURE; CODES;
D O I
10.1109/ISCAS51556.2021.9401072
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increasing nonbinary low density parity check (NB-LDPC) decoder throughput is challenging. This paper considers nonbinary quasi-cyclic LDPC code features to propose an early layered decoding schedule. The proposed method can eliminate idle time introduced by emptying pipeline stages after each layered decoding process, as well as increase decoder throughput. Layout results using TSMC 90-nm CMOS technology confirm that the proposed decoding schedule improved throughput with almost the same hardware complexity compared to the state-of-the-art NB-LDPC decoder. In particular, the proposed approach achieved considerably improved throughput and efficiency compared with predecessors when both early layer decoding schedule and early decoding termination were enabled.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Efficient Decoder Design for Nonbinary Quasicyclic LDPC Codes
    Lin, Jun
    Sha, Jin
    Wang, Zhongfeng
    Li, Li
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (05) : 1071 - 1082
  • [2] Efficient Decoder Design for High-Throughput LDPC Decoding
    Cui, Zhiqiang
    Wang, Zhongfeng
    Zhang, Xinmiao
    Jia, Qingwei
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1640 - +
  • [3] An Efficient Fully Parallel Decoder Architecture for Nonbinary LDPC Codes
    Lin, Jun
    Yan, Zhiyuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) : 2649 - 2660
  • [4] An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm
    Hung, Jui-Hui
    Chen, Sau-Gee
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2010, E93B (11) : 2980 - 2989
  • [5] Efficient Min-Max Nonbinary LDPC Decoding on GPU
    Huyen Pham Thi
    Ajaz, Sabooh
    Lee, Hanho
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 266 - 267
  • [6] Memory-efficient accelerating schedule for LDPC decoder
    Shimizu, Kazunori
    Togawa, Nozonm
    Ikenaga, Takeshi
    Goto, Satoshi
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1317 - +
  • [7] An Energy Efficient Layered Decoding Architecture for LDPC Decoder
    Jin, Jie
    Tsui, Chi-ying
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (08) : 1185 - 1195
  • [8] Nonbinary LDPC Code Decoder Architecture With Efficient Check Node Processing
    He, Kai
    Sha, Jin
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (06) : 381 - 385
  • [9] A Network-Efficient Nonbinary QC-LDPC Decoder Architecture
    Zhang, Chuan
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (06) : 1359 - 1371
  • [10] An Efficient VLSI Architecture for Nonbinary LDPC Decoder with Adaptive Message Control
    Suganya, S.
    Saranya, C.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,