An efficient design-for-verification technique for HDLs

被引:0
|
作者
Liu, CNJ [1 ]
Chen, IL [1 ]
Jou, JY [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the high complexity of modern circuit designs, verification has become the major bottleneck of the entire design process. There is an emerging need for a practical solution to reduce the verification time. In manufacturing test, a well-known technique, "design-for-testability'', is often used to reduce the testing time. By inserting some extra circuits on the hard-to-test points, the testability can be improved and the testing time can be reduced. In this paper, we apply the similar idea to functional verification and propose an efficient "design-for-verification" (DFV) technique to help users reduce the verification time. The conditions for hard-to-control (HTC) codes in a HDL design are clearly defined, and an efficient algorithm to detect them automatically is proposed. Besides the HTC detection, we also propose an algorithm that can eliminate those HTC points with minimum number of DFV points. By the help of those DFV points, the number of required test patterns to reach the same coverage can be greatly reduced especially for deep-sequential designs.
引用
收藏
页码:103 / 108
页数:6
相关论文
共 50 条
  • [21] Empirical Verification of TQED - A New Test Design Heuristic Technique
    Roman, Adam
    Mnich, Michal
    Hryszko, Jaroslaw
    TESTING SOFTWARE AND SYSTEMS, ICTSS 2023, 2023, 14131 : 80 - 96
  • [22] HFAGC based on MOPSO technique: Optimal design, comparison, verification
    Falehi, A. D.
    Piran, N.
    Pourgholi, M.
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2016, 31 (03) : 1199 - 1209
  • [23] Signature Verification and Bloom Hashing Technique for Efficient Cloud Data Storage
    kumar, R. Senthil
    Geetha, B. G.
    WIRELESS PERSONAL COMMUNICATIONS, 2018, 103 (04) : 3079 - 3097
  • [24] UOST: UML/OCL Aggressive Slicing Technique for Efficient Verification of Models
    Shaikh, Asadullah
    Wiil, Uffe Kock
    Memon, Nasrullah
    SYSTEM ANALYSIS AND MODELING: ABOUT MODELS, SAM 2010, 2011, 6598 : 173 - 192
  • [25] Signature Verification and Bloom Hashing Technique for Efficient Cloud Data Storage
    R. Senthil kumar
    B. G. Geetha
    Wireless Personal Communications, 2018, 103 : 3079 - 3097
  • [26] Verification of a Design Technique of an SFCL System With a Copper Bypass Reactor
    Ahn, Min Cheol
    Chang, Ki Sung
    Ko, Tae Kuk
    Song, Jung-Bin
    Lee, Haigun
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2012, 22 (03)
  • [27] Design and efficient verification of network attached system on chip devices
    Keroe, N.
    Cadek, G. R.
    Maurer, E.
    Mueller, T.
    ELEKTROTECHNIK UND INFORMATIONSTECHNIK, 2015, 132 (06): : 289 - 295
  • [28] Design and verification of a broadband highly-efficient plasmonic circulator
    韩建飞
    甄姝
    王伟华
    韩奎
    李海鹏
    赵雷
    沈晓鹏
    Chinese Physics B, 2021, (03) : 289 - 293
  • [29] Design of 32-bit RISC processor and efficient verification
    Jeong, GY
    Park, JS
    KORUS 2003: 7TH KOREA-RUSSIA INTERNATIONAL SYMPOSIUM ON SCIENCE AND TECHNOLOGY, VOL 2, PROCEEDINGS: ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY, 2003, : 222 - 227
  • [30] Design Tradeoffs for Simplicity and Efficient Verification in the Execution Migration Machine
    Shim, Keun Sup
    Lis, Mieszko
    Cho, Myong Hyon
    Lebedev, Ilia
    Devadas, Srinivas
    2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2013, : 145 - 153