A low-power heterogeneous multiprocessor architecture for audio signal processing

被引:5
|
作者
Paker, Ö
Sparso, J
Haandbæk, N
Isager, M
Nielsen, LS
机构
[1] Tech Univ Denmark, DK-2800 Lyngby, Denmark
[2] Bernafon AG, CH-3018 Bern, Switzerland
[3] Oticon AS, DK-2900 Hellerup, Denmark
关键词
heterogeneous; multiprocessor; audio signal processing; low power; scalable architecture; ASIP-application specific instruction set processor;
D O I
10.1023/B:VLSI.0000017005.01462.d5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a low-power programmable DSP architecture that targets audio signal processing. The architecture can be characterized as a heterogeneous multiprocessor consisting of small instruction set processors called mini-cores as well as standard DSP and CPU cores that communicate using message passing. The minicores are tailored for different classes of filtering algorithms (FIR, IIR, N-LMS etc.), and in a typical system the communication among processors occur at the sampling rate only. The mini-cores are intended as soft-macros to be used in the implementation of system-on-chip solutions using a synthesis-based design flow targeting a standard-cell implementation. They are parameterized in word-size, memory-size, etc. and can be instantiated according to the needs of the application. To give an impression of the size of a mini-core we mention that one of the FIR mini-cores in a prototype design has 16 instructions, a 32-word x 16-bit program memory, a 64-word x 16-bit data memory and a 25-word x 16-bit coefficient memory. Results obtained from the design of a prototype chip containing mini-cores for a hearing aid application, demonstrate a power consumption that is only 1.5 - 1.6 times larger than a hardwired ASIC and more than 6 - 21 times lower than current state of the art low-power DSP processors. This is due to: ( 1) the small size of the processors and ( 2) a smaller instruction count for a given task.
引用
收藏
页码:95 / 110
页数:16
相关论文
共 50 条
  • [21] Low-power signal processing system design for wireless applications
    Meng, TH
    Hung, AC
    Tsern, EK
    Gordon, BM
    IEEE PERSONAL COMMUNICATIONS, 1998, 5 (03): : 20 - 31
  • [22] Low-Power Signal Processing Devices for Portable ECG Detection
    Lee, Shuenn-Yuh
    Cheng, Chih-Jen
    Wang, Cheng-Pin
    Kao, Wei-Chun
    2008 30TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-8, 2008, : 1683 - 1686
  • [23] Low-power signal processing via error-cancellation
    Wang, L
    Shanbhag, NR
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 553 - 562
  • [24] Low-Power Digital Signal Processing Using Approximate Adders
    Gupta, Vaibhav
    Mohapatra, Debabrata
    Raghunathan, Anand
    Roy, Kaushik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) : 124 - 137
  • [25] Pareto-optimal Signal Processing on Low-Power Microprocessors
    Christ, Peter
    Sievers, Gregor
    Einhaus, Julian
    Jungeblut, Thorsten
    Porrmann, Mario
    Rueckert, Ulrich
    2013 IEEE SENSORS, 2013, : 1843 - 1846
  • [26] Low-Power Signal Processing Methodologies for Implantable Biosensing Platforms
    Croce, Robert A., Jr.
    Vaddiraju, Santhisagar
    Legassey, Allen
    Islam, Syed K.
    Papadimitrakopoulos, Fotios
    Jain, Faquir C.
    2013 IEEE SIGNAL PROCESSING IN MEDICINE AND BIOLOGY SYMPOSIUM (SPMB), 2013,
  • [27] Data wordlength reduction for low-power signal processing software
    Han, KT
    Evans, BL
    Swartzlander, EE
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 343 - 348
  • [28] Low-power Scheduling Framework for Heterogeneous Architecture under Performance Constraint
    Li, Junke
    Guo, Bing
    Shen, Yan
    Li, Deguang
    KSII TRANSACTIONS ON INTERNET AND INFORMATION SYSTEMS, 2020, 14 (05) : 2003 - 2021
  • [29] A Dual-Precision and Low-Power CNN Inference Engine Using a Heterogeneous Processing-in-Memory Architecture
    Jung, Sangwoo
    Lee, Jaehyun
    Park, Dahoon
    Lee, Youngjoo
    Yoon, Jong-Hyeok
    Kung, Jaeha
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, : 1 - 14
  • [30] Low-Power Digital Signal Processor Architecture for Wireless Sensor Nodes
    Walravens, Cedric
    Dehaene, Wim
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 313 - 321