Dry etch challenges for CD shrinkage in memory process

被引:3
|
作者
Matsushita, Takaya [1 ]
Matsumoto, Takanori [1 ]
Mukai, Hidefumi [1 ]
Kyoh, Suigen [1 ]
Hashimoto, Kohji [1 ]
机构
[1] Toshiba Corp Semicond & Storage Co, Adv Memory Dev Ctr, Yokaichi, Mie 5128550, Japan
来源
ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING IV | 2015年 / 9428卷
关键词
pattern collapse; micro-loading; Si etching; aspect ratio; Bias pulse; clogging; deposition removal;
D O I
10.1117/12.2085628
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Line pattern collapse attracts attention as a new problem of the L&S formation in sub-20nm H. P feature. Line pattern collapse that occurs in a slight non-uniformity of adjacent CD (Critical dimension) space using double patterning process has been studied with focus on micro-loading effect in Si etching. Bias RF pulsing plasma etching process using low duty cycle helped increase of selectivity Si to SiO2. In addition to the effect of Bias RF pulsing process, the thin mask obtained from improvement of selectivity has greatly suppressed micro-loading in Si etching. However it was found that micro-loading effect worsen again in sub-20nm space width. It has been confirmed that by using cycle etch process to remove deposition with CFx based etching micro-loading effect could be suppressed. Finally, Si etching process condition using combination of results above could provide finer line and space without "line pattern collapse" in sub-20nm.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] THE CFC OZONE ISSUE IN DRY ETCH PROCESS-DEVELOPMENT
    MOCELLA, MT
    SOLID STATE TECHNOLOGY, 1991, 34 (04) : 63 - 64
  • [22] MODIFIED SALICIDE PROCESS WITH VIA DRY ETCH STOP.
    Choi, K.W.
    Roberts, S.
    1600, (27):
  • [23] Optimization of dry etch process conditions for HgCdTe detector arrays
    Peter O’Dette
    Gary Tarnowski
    Vincent Lukach
    Martha Krueger
    Paul Lovecchio
    Journal of Electronic Materials, 1999, 28 : 821 - 825
  • [24] Simulation of dry etch profile dynamics and CD variation due to microloading
    Babin, S.
    Bay, K.
    Okulovsky, S.
    PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XIII, PTS 1 AND 2, 2006, 6283
  • [25] Dry-Etch Fin Patterning of a sub-22nm node SRAM Cell: EUV Lithography new Dry Etch Challenges
    Altamirano-Sanchez, E.
    Yamaguchi, Y.
    Lindain, J.
    Horiguchi, N.
    Ercken, M.
    Demand, M.
    Boullart, W.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 377 - 382
  • [26] Influence of mask material and process parameters on etch angle in a chlorine-based GaN dry etch
    Hahn, Herwig
    Gruis, Jan Berend
    Ketteniss, Nico
    Urbain, Felix
    Kalisch, Holger
    Vescan, Andrei
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 2012, 30 (05):
  • [27] More dry etch
    Farukhi, Z
    SOLID STATE TECHNOLOGY, 1996, 39 (05) : 20 - 20
  • [28] FEOL dry etch process challenges of ultimate FinFET scaling and next generation device architectures beyond N3
    Tao, Z.
    Zhang, L.
    Dupuy, E.
    Chan, B. T.
    Altamirano-Sanchez, E.
    Lazzarino, F.
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING IX, 2020, 11329
  • [29] A laser dry etch process for smooth continous relief structures in InP
    Weber, H
    Matz, R
    Weimann, G
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 1996, 63 (05): : 415 - 419
  • [30] A systematic study of dry etch process for profile control of silicon tips
    Tao, JR
    Chen, YF
    Malik, A
    Wang, L
    Zhao, XZ
    Li, HW
    Cui, Z
    MICROELECTRONIC ENGINEERING, 2005, 78-79 : 147 - 151