Dry etch challenges for CD shrinkage in memory process

被引:3
|
作者
Matsushita, Takaya [1 ]
Matsumoto, Takanori [1 ]
Mukai, Hidefumi [1 ]
Kyoh, Suigen [1 ]
Hashimoto, Kohji [1 ]
机构
[1] Toshiba Corp Semicond & Storage Co, Adv Memory Dev Ctr, Yokaichi, Mie 5128550, Japan
关键词
pattern collapse; micro-loading; Si etching; aspect ratio; Bias pulse; clogging; deposition removal;
D O I
10.1117/12.2085628
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Line pattern collapse attracts attention as a new problem of the L&S formation in sub-20nm H. P feature. Line pattern collapse that occurs in a slight non-uniformity of adjacent CD (Critical dimension) space using double patterning process has been studied with focus on micro-loading effect in Si etching. Bias RF pulsing plasma etching process using low duty cycle helped increase of selectivity Si to SiO2. In addition to the effect of Bias RF pulsing process, the thin mask obtained from improvement of selectivity has greatly suppressed micro-loading in Si etching. However it was found that micro-loading effect worsen again in sub-20nm space width. It has been confirmed that by using cycle etch process to remove deposition with CFx based etching micro-loading effect could be suppressed. Finally, Si etching process condition using combination of results above could provide finer line and space without "line pattern collapse" in sub-20nm.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Mask CD correction method using dry etch process
    Jung, Ho Yong
    Ha, Tae Joong
    Shin, Jae Cheon
    Jeong, Ku Cheol
    Kim, Young Kee
    Han, Oscar
    PHOTOMASK TECHNOLOGY 2006, PTS 1 AND 2, 2006, 6349
  • [2] DRY ETCH PROCESS FOR VLSI APPLICATIONS
    WOLF, S
    ATWOOD, WC
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1983, 130 (08) : C319 - C319
  • [3] Optimizing the chromium dry etch process
    Ruhl, G.
    Dietrich, R.
    Ludwig, R.
    Falk, N.
    Morrison, T.
    Stoehr, B.
    Semiconductor International, 2001, 24 (08) : 239 - 240
  • [4] A STUDY OF SILICON ETCH PROCESS IN MEMORY PROCESS
    Chang, Rong-Yao
    Zhang, Yi-Ying
    Zhang, Hai-Yang
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [5] Integrated interferometry for in-process monitoring of critical dimension in vertical NAND flash memory dry etch
    Oh, Se-Jin
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2022, 40 (04):
  • [6] CHALLENGES AND SOLUTIONS TO FINFET GATE ETCH PROCESS
    Han, Qiu-Hua
    Meng, Xiao-Ying
    Zhang, Hai-Yang
    2015 China Semiconductor Technology International Conference, 2015,
  • [7] Process challenges in advanced photomask etch processes
    Choi, Chang Ju
    Yung, Karmen
    Ma, Cheng-Hsin
    Vanamu, Ganesh
    PHOTOMASK TECHNOLOGY 2012, 2012, 8522
  • [8] Effect of chamber seasoning on the chrome dry etch process
    Clevenger, JO
    Buie, MJ
    Sandlin, N
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY X, 2003, 5130 : 92 - 100
  • [9] Effects of argon addition to a platinum dry etch process
    Milkove, KR
    Coffin, JA
    Dziobkowski, C
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1998, 16 (03): : 1483 - 1488
  • [10] Effects of argon addition to a platinum dry etch process
    Milkove, K.R.
    Coffin, J.A.
    Dziobkowski, C.
    1998, AVS Science and Technology Society (16):