VLSI implementation of a focal plane image processor - A realization of the near-sensor image processing concept

被引:95
|
作者
Eklund, JE [1 ]
Svensson, C [1 ]
Astrom, A [1 ]
机构
[1] LINKOPING UNIV,DEPT ELECT ENGN,IMAGING PROC LAB,S-58183 LINKOPING,SWEDEN
关键词
Manuscript received May 20; 1996. This work was supported by CENIIT. J.-E. Eklund and C. Svensson are with the Electronic Devices; Department of Physics; Linkoping University; S-581; 83; Linkoping; Sweden. A. Astrom is with the Image Processing Laboratory; Department of Electrical Engineering; S-58; 1; Sweden. Publisher Item Identifier S 1063-8210(96)06525-0;
D O I
10.1109/92.532033
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The near-sensor image processing concept, which has earlier been theoretically described, is here verified with are implementation, The NSIP describes a method to implement a two-dimensional (2-D) image sensor array with processing capacity in every pixel. Traditionally, there is a contradiction between high spatial resolution and complex processor elements, In the NSIP concept we have a nondestructive photodiode readout and we can thereby process binary images without loosing gray-scale information, The global image processing is handled by an asynchronous Global Logical Unit, These two features makes it possible to have efficient image processing in a small processor element, Electrical problems such as power consumption and fixed pattern noise are solved, All design is aimed at a 128 x 128 pixels NSIP in a 0.8 mm double-metal single-poly CMOS process, We have fabricated and measured a 32 x 32 pixels NSIP, We also give examples of image processing tasks such as gradient and maximum detection, histogram equalization, and thresholding with hysteresis. In the NSIP concept automatic light adaptivity within a 160 dB range is possible.
引用
收藏
页码:322 / 335
页数:14
相关论文
共 50 条
  • [41] A low power VLSI implementation of distortion correction in image processing ASIC
    Mohankumar, M.
    Gopalakrishnan, V.
    Yasotha, S.
    INTERNATIONAL JOURNAL OF BIOMEDICAL ENGINEERING AND TECHNOLOGY, 2018, 27 (1-2) : 60 - 75
  • [43] SIMULTANEOUS DISPLAY OF SPECTRUM AND IMAGE IN A SINGLE PLANE, AND THE REALIZATION OF A LENSLESS COHERENT OPTICAL PROCESSOR
    SARMA, LVAR
    PAPPU, SV
    OPTICS AND LASER TECHNOLOGY, 1987, 19 (04): : 197 - 202
  • [44] An intelligent image processing sensor -: the algorithm and the hardware implementation
    Wojcikowski, Marek
    Zaglewski, Robert
    Pankiewicz, Bogdan
    PROCEEDINGS OF THE 2008 1ST INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, 2008, : 377 - 380
  • [45] Custom Instruction for NIOS II processor FFT implementation for Image processing
    Sundararajan, Sindhuja
    Meyer-Baese, Uwe
    Botella, Guillermo
    SENSING AND ANALYSIS TECHNOLOGIES FOR BIOMEDICAL AND COGNITIVE APPLICATIONS 2016, 2016, 9871
  • [46] Image sensor with focal plane change event driven video compression
    Chi, Yu M.
    Etienne-Cummings, Ralph
    Cauwenberghs, Gert
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1862 - +
  • [47] A CMOS image sensor with focal plane Discrete Cosine Transform computation
    Tan, Edwin J.
    Ignjatovic, Zeljko
    Bocko, Mark F.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2395 - 2398
  • [48] A new image sensor with space variant sampling control on a focal plane
    Ohtsuka, Y
    Hamamoto, T
    Aizawa, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2000, E83D (07) : 1331 - 1337
  • [49] A CMOS smart image sensor LSI for focal-plane compression
    Kawahito, S
    Yoshida, M
    Sasaki, M
    Miyazaki, D
    Tadokoro, Y
    Murata, K
    Doushou, S
    Matsuzawa, A
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 339 - 340
  • [50] Focal-plane spatially oversampling CMOS image compression sensor
    Olyaei, Ashkan
    Genov, Roman
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (01) : 26 - 34