A High Performance Reconfigurable Flash Management Framework

被引:0
|
作者
Mir, Irfan F. [1 ]
McEwan, Alistair A. [1 ]
机构
[1] Univ Leicester, Dept Engn, Embedded Syst Lab, Leicester LE1 7RH, Leics, England
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, Solid State Devices (SSDs) have begun to compete with, and replace, mechanical storage devices in terms of reliability and performance. The increased reliability and performance comes mainly from the Flash Translation Layer and flash bus architecture, allowing for multi-chip parallelism. In this paper we present our new FPGA based flash management framework for high performance NAND flash storage systems. Our dynamic scheduler manages flash operations (including chip conflicts) on a shared bus architecture using well-known outof- order execution techniques. Our FPGA implementation of the flash management framework using synthesizable Verilog enables us to construct a highly concurrent system at a hardware level in the flash controller including the flash translation layer. The results of this highly concurrent system show significant improvement in response time and throughput in terms of read/ write operations over existing systems.
引用
收藏
页码:1215 / 1219
页数:5
相关论文
共 50 条
  • [31] Reconfigurable Computing for High Performance Networking Applications
    Brebner, Gordon
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2011, 6578 : 1 - 1
  • [32] High-Performance Reconfigurable Computer Systems
    Dordopulo, Alexey
    Kalyaev, Igor
    Levin, Ilya
    Slasten, Liubov
    PARALLEL COMPUTING TECHNOLOGIES, 2011, 6873 : 272 - 283
  • [33] The promise of high-performance reconfigurable computing
    El-Ghazawi, Tarek
    El-Araby, Esam
    Huang, Miaoqing
    Gaj, Kris
    Kindratenko, Volodymyr
    Buell, Duncan
    COMPUTER, 2008, 41 (02) : 69 - +
  • [34] Elements of High-Performance Reconfigurable Computing
    Vancourt, Tom
    Herbordt, Martin C.
    ADVANCES IN COMPUTERS, VOL 75: COMPUTER PERFORMANCE ISSUES, 2009, 75 : 113 - 157
  • [35] THE GENERATION OF HIGH PERFORMANCE RECONFIGURABLE COMPUTER SYSTEMS
    Levin, I. I.
    VESTNIK TOMSKOGO GOSUDARSTVENNOGO UNIVERSITETA-UPRAVLENIE VYCHISLITELNAJA TEHNIKA I INFORMATIKA-TOMSK STATE UNIVERSITY JOURNAL OF CONTROL AND COMPUTER SCIENCE, 2008, 3 (02): : 77 - +
  • [36] A high performance application representation for reconfigurable systems
    Gong, WR
    Wang, G
    Kastner, R
    ERSA '04: THE 2004 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2004, : 218 - 224
  • [37] High Performance On the Fly Reconfigurable MIMO Detector
    Bhagawat, Pankaj
    Dash, Rajballav
    Choi, Gwan
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1849 - 1851
  • [38] Reconfigurable architecture for high performance turbo decoder
    Mathana, Joseph Michael M.
    Rangarajan, Parthasarathy
    International Journal of Computers and Applications, 2012, 34 (03) : 166 - 173
  • [39] TreeFTL: Efficient RAM Management for High Performance of NAND Flash-based Storage Systems
    Wang, Chundong
    Wong, Weng-Fai
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 374 - 379
  • [40] A Flash-Based SSD Cache Management Scheme for High Performance Home Cloud Storage
    Park, Jung Kyu
    Seo, Yunjung
    Kim, Jaeho
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2019, 65 (03) : 418 - 425