A CT ΔΣ modulator using 4-bit asynchronous SAR quantizer and MPDWA DEM

被引:3
|
作者
Javahernia, Sahel [1 ]
Aghdam, Esmaeil Najafi [2 ]
Torkzadeh, Pooya [1 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Elect & Comp Engn, Tehran, Iran
[2] Sahand Univ Technol, Integrated Circuits Design Lab, Fac Elect Engn, Tabriz 5331711111, Iran
关键词
Delta Sigma Modulator; Continuous time; SAR ADC; Low power; Audio applications; Modified partitioned data weighted averaging (MPDWA); Dynamic element matching (DEM); CLOCK-JITTER; ADC; 10-BIT;
D O I
10.1016/j.aeue.2018.12.005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The current paper aims at presenting a low-power second-order input-feedforward continuous-time (CT) Delta Sigma modulator for audio applications. It uses a 4-bit asynchronous successive approximation register (SAR) quantizer which is more power efficient than the usual flash converter. Furthermore, in order for the proposed modulator to reduce the noise stemming from the component mismatches of the feedback digital-to-analog converter (DAC), it applies a modified partitioned data weighted averaging (MPDWA) dynamic element matching (DEM) so as to solve the DWA DEM-in band-tone problem. Despite the implementation of MPDWA, no further delay caused in the Delta Sigma feedback loop compared to the conventional DWA. The implementation of the above-mentioned DEM in the modulator and required reforms have led to a new design with better performance and favorable figure of merit (FOM) value. The designed modulator which is simulated using 0.18 mu m CMOS technology, achieves 84.17 dB SNDR for 20 kHz signal bandwidth and dissipates 54 mu W while its FOM is obtained about 143 fj/conv.-step. (C) 2018 Published by Elsevier GmbH.
引用
收藏
页码:236 / 246
页数:11
相关论文
共 50 条
  • [41] Performance analysis of a 4-bit comparator circuit using different Adiabatic logics
    Alam, Saiful
    Ghimiray, Sapna Rani
    Kumar, Manish
    2017 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2017,
  • [42] A 2nd-order Delta Sigma AD Modulator using Dynamic Amplifier and Dynamic SAR Quantizer
    Pan, Chunihui
    San, Hao
    Shibata, Tsugumichi
    2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 528 - 532
  • [43] Area and Power Efficient 4-Bit Comparator Design by Using 1-Bit Full Adder Module
    Sharma, Anjali
    Sharma, Pranshu
    2014 INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2014, : 1 - 6
  • [44] Design of 4-bit ALU using sub-threshold adiabatic logic (SAL)
    Sri Sagara Pandu
    Anil Kumar Adibhatla
    Manmadha Rao G
    Sādhanā, 2021, 46
  • [45] A JOSEPHSON 4-BIT FULL ADDER USING DIRECT-COUPLED FUNCTIONAL GATES
    MATHERON, G
    MIGNY, P
    SIE, O
    IEEE TRANSACTIONS ON MAGNETICS, 1985, 21 (02) : 555 - 557
  • [46] 1.5GSPS 4-bit flash ADC using 0.18μm CMOS
    Shehata, Khaled Ali
    Husien, Hanady
    Ragai, Hani Fekri
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 122 - +
  • [47] Design and Analysis of 4-Bit Squarer Circuit Using Minority and Majority Logic in MagCAD
    Kumar, Saurabh
    Marimuthu, R.
    Balamurugan, S.
    SOFT COMPUTING FOR PROBLEM SOLVING, SOCPROS 2018, VOL 2, 2020, 1057 : 409 - 417
  • [48] IMPLEMENTATION OF 4-BIT UNIVERSAL SHIFT REGISTER USING DIODE FREE ADIABATIC LOGIC
    Pervez, Shazia
    Sahoo, Manisha
    Noor, Arti
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [49] An optimization of low power 4-bit PAL FIR filter using adiabatic techniques
    Amrita Rai
    Sādhanā, 48
  • [50] Synthesis of Low-Spur GHz Sinusoids Using a 4-bit D/A Converter
    Comer, Donald T.
    Korth, Darren S.
    2008 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM, VOLS 1 AND 2, 2008, : 750 - 752