共 50 条
- [41] Performance analysis of a 4-bit comparator circuit using different Adiabatic logics 2017 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2017,
- [42] A 2nd-order Delta Sigma AD Modulator using Dynamic Amplifier and Dynamic SAR Quantizer 2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 528 - 532
- [43] Area and Power Efficient 4-Bit Comparator Design by Using 1-Bit Full Adder Module 2014 INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2014, : 1 - 6
- [46] 1.5GSPS 4-bit flash ADC using 0.18μm CMOS 2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 122 - +
- [47] Design and Analysis of 4-Bit Squarer Circuit Using Minority and Majority Logic in MagCAD SOFT COMPUTING FOR PROBLEM SOLVING, SOCPROS 2018, VOL 2, 2020, 1057 : 409 - 417
- [48] IMPLEMENTATION OF 4-BIT UNIVERSAL SHIFT REGISTER USING DIODE FREE ADIABATIC LOGIC 2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
- [50] Synthesis of Low-Spur GHz Sinusoids Using a 4-bit D/A Converter 2008 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM, VOLS 1 AND 2, 2008, : 750 - 752