The Study of 28nm Node Poly Double Patterning Integrated Process

被引:0
|
作者
Li, Zhonghua [1 ]
Li, Runling [1 ]
Guan, Tianpeng [1 ]
Liu, Biqiu [1 ]
Mao, Xiaoming [1 ]
Meng, Xiangguo [1 ]
Li, Quanbo [1 ]
Li, Fang [1 ]
Yang, Zhengkai [1 ]
Zhang, Yu [1 ]
Pang, Albert [1 ]
机构
[1] Shanghai Huali Microelect Corp, Shanghai 201203, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the development of semiconductor devices, especially for 28 nm technology node and beyond, the shorten effect in line ends of poly gate will be challenging as the size grow smaller, resulting in the overlap of line ends of pattern in mask where Optical Proximity Correction(OPC) is already pushed to the limit. Therefore, the technology of poly line end cut (LEC) process is introduced to cut the long poly pattern for the desired short length, by introducing double patterning lithography. In this paper, we used 193nm immersion lithography for double patterning. A thorough integration scheme was explored and discussed, including film sketches and etching profile to achieve desired CD through double pattering.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Double patterning with dual hard mask for 28nm node devices and below
    Hody, Hubert
    Paraschiv, Vasile
    Vecchio, Emma
    Locorotondo, Sabrina
    Winroth, Gustaf
    Athimulam, Raja
    Boullart, Werner
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING II, 2013, 8685
  • [2] Sub Resolution Assist Feature Study in 28nm Node Poly Lithographic Process
    Mao, Xiaoming
    Yang, Zhengkai
    Guo, Xiaobo
    Gan, Zhifeng
    Liu, Biqiu
    Mao, Zhibiao
    2015 China Semiconductor Technology International Conference, 2015,
  • [3] 28nm Node Process Optimization: A Lithography Centric View
    Seltmann, Rolf
    30TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2014, 9231
  • [4] NICKEL SILICIDE ANNEAL PROCESS RESEARCH FOR 28NM CMOS NODE
    Wen, Zhenping
    Cheng, Xinhua
    Fang, Jingxun
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [5] Contact Patterning Strategies for 32nm and 28nm Technology
    Morgenfeld, Bradley
    Stobert, Ian
    An, Ju J.
    Kanai, Hideki
    Chen, Norman
    Aminpur, Massud
    Brodsky, Colin
    Thomas, Alan
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [6] Study of Process Window Discovery Methodology for 28nm and Beyond Technology Node Process Window Limiting Structures
    Zhang, Xingdi
    Chen, Hunglin
    Long, Yin
    Wang, Kai
    2020 31ST ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2020,
  • [7] A STUDY OF AA CD UNIFORMITY LOADING OPTIMIZATION AT 28NM NODE
    Zhu, YiZheng
    Lu, Lian
    Chen, Fuhong
    Chan, Sifei
    Li, Quanbo
    Zhang, Yu
    Pang, Albert
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [8] Challenges and Solutions of 28nm Poly Etching
    Meng, Xiangguo
    Lu, Lian
    Chen, Fuhong
    Chan, Sifei
    Li, Quanbo
    Mao, Zhibiao
    Zhang, Yu
    Pang, Albert
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [9] Strategies for Single Patterning of Contacts for 32nm and 28nm Technology
    Morgenfeld, Bradley
    Stobert, Ian
    Haffner, Henning
    An, Ju J.
    Kanai, Hideki
    Ostermayr, Martin
    Chen, Norman
    Aminpur, Massud
    Brodsky, Colin
    Thomas, Alan
    2011 22ND ANNUAL IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2011,
  • [10] CPI Challenges to BEOL at 28nm Node and Beyond
    Ryan, Vivian
    Breuer, Dirk
    Geisler, Holm
    Kioussis, Dimitri
    Lehr, Matthias U.
    Paul, Jens
    Machani, Kashi
    Shah, Chirag
    Kosgalwies, Sven
    Lehmann, Lothar
    Lee, Jaesik
    Kuechenmeister, Frank
    Ryan, E. Todd
    Karimanal, Kamal
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,