A 10-Bit Column-Parallel Single Slope ADC Based on Two-Step TDC with Error Calibration for CMOS Image Sensors

被引:6
|
作者
Xu, Jiangtao [1 ]
Yu, Jing [1 ]
Huang, Fujun [1 ]
Nie, Kaiming [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS image sensor; column-parallel single-slope ADC; time-to-digital converter; high conversion speed; error calibration; TO-DIGITAL CONVERTER;
D O I
10.1142/S0218126615500541
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 10-bit column-parallel single slope analog-to-digital converter (SS ADC) with a two-step time-to-digital converter (TDC) to overcome the long conversion time problem in conventional SS ADC for high-speed CMOS image sensors (CIS). The time interval proportional to the input signal is generated by a ramp generator and a comparator, which is digitized by a two-step TDC consisting of coarse and fine conversions to achieve a high-precision time-interval measurement. To mitigate the impact of propagation delay mismatch, a calibration circuit is also proposed to calibrate the delay skew within -T/2 to T/2. The proposed ADC is designed in 0.18 mu m CMOS process. The power dissipation of each column circuit is 232 mu W at supply voltages of 3.3V for the analog circuits and 1.8V for the digital blocks. The post simulation results indicate that the ADC achieves a SNDR of 60.89 dB (9.82 ENOB) and a SFDR of 79.98 dB at a conversion rate of 2 MS/s after calibration, while the SNDR and SFDR are limited to 41.52 dB and 67.64 dB, respectively before calibration. The differential nonlinearity (DNL) and integral nonlinearity (INL) without calibration are +15.80/-15.29 LSB and +1.68/-15.34 LSB while they are reduced down to +0.75/-0.25 LSB and +0.76/-0.78 LSB with the proposed calibration.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] A Low Noise CMOS Image Sensor with a 14-bit Two-Step Single-Slope ADC and a Column Self-Calibration Technique
    Lim, Woongtaek
    Hwang, Jongyoon
    Kim, Dongjoo
    Jeon, Shiwon
    Son, Suho
    Song, Minkyu
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 48 - 51
  • [22] A High-Speed Column-Parallel Time-Digital Single-Slope ADC for CMOS Image Sensors
    Lyu, Nan
    Yu, Ning Mei
    Zhang, He Jiu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (02): : 555 - 559
  • [23] A Low-Power Column-Parallel Gain-Adaptive Single-Slope ADC for CMOS Image Sensors
    Wei, Jingwei
    Li, Xuan
    Sun, Lei
    Li, Dongmei
    ELECTRONICS, 2020, 9 (05)
  • [24] Two-Step Single-Slope ADC Utilizing Differential Ramps for CMOS Image Sensors
    Fang, Dongxing
    Nie, Kaiming
    Zhang, Ziyang
    Xu, Jiangtao
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (10) : 6097 - 6114
  • [25] A 28.9-38.8 μW dual-mode 10-bit column parallel single-slope ADC with minimum voltage feedback for CMOS image sensors
    Yuan, Shengping
    Li, Zhoudeng
    Yu, Shanghong
    Yin, Fanghui
    Tang, Xian
    MICROELECTRONICS JOURNAL, 2024, 145
  • [27] Power and area efficient column-parallel ADC architectures for CMOS image sensors
    Snoeij, Martijn F.
    Theuwissen, Albert J. P.
    Huijsing, Johan H.
    Makinwa, Kofi A. A.
    2007 IEEE SENSORS, VOLS 1-3, 2007, : 523 - 526
  • [28] Multiple-ramp column-parallel ADC architectures for CMOS image sensors
    Snoeij, Martijn E.
    Theuwissen, Albert J. R.
    Makinwa, Kofi A. A.
    Huijsing, Johan H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) : 2968 - 2977
  • [29] An 11-bit low power column-parallel single slope ADC with comparator toggle prediction technique for CMOS image sensor
    Shi, Xiaolin
    Li, Shaomeng
    Nie, Kaiming
    MICROELECTRONICS JOURNAL, 2024, 153
  • [30] A 512-ns conversion time 13-bit parallel two-step single-slope ADC for hundreds of mpxiel CMOS image sensors
    Xu, Ruiming
    Guo, Zhongjie
    Su, Changxu
    Liu, Suiyang
    Yu, Ningmei
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (02)