VLSI architectures for high-speed MAP decoders

被引:14
|
作者
Worm, A [1 ]
Lamm, H [1 ]
Wehn, N [1 ]
机构
[1] Univ Kaiserslautern, Inst Microelect Syst, D-67663 Kaiserslautern, Germany
关键词
D O I
10.1109/ICVD.2001.902698
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Soft-in/soft-out building blocks are becoming increasingly important in present and future communication systems, as they enable better communications performance. The maximum a posteriori (MAP) algorithm is the best known soft-in/soft-out decoder. Its performance is superior to the soft-out Viterbi algorithm (SOVA). However, optimized high-speed MAP decoder implementation is widely unexplored. We present a novel VLSI high-speed MAP architecture with optimized memory size and power consumption suitable for decoding the revolutionary "Turbo-Codes" and related concatenation schemes. The architecture is highly scalable with respect to throughput, expanding its applicability over a wide range of throughput requirements (300 Mbit/s-45 Gbit/s and above). All in-depth design space exploration on multiple abstraction levels has been carried out. Area and power consumption are significantly reduced, compared to the state-of-the-art.
引用
收藏
页码:446 / 453
页数:8
相关论文
共 50 条
  • [41] High-Speed LDPC Decoders Towards 1 Tb/s
    Li, Meng
    Derudder, Veerle
    Bertrand, Kaoutar
    Desset, Claude
    Bourdoux, Andre
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (05) : 2224 - 2233
  • [42] On the dynamic performance of high-speed ADC architectures
    Gustavsson, M
    Tan, NX
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 21 - 24
  • [43] High-speed memory architectures for multimedia applications
    Oshima, Y
    Sheu, BJ
    Jen, SH
    IEEE CIRCUITS & DEVICES, 1997, 13 (01): : 8 - 13
  • [44] DFE architectures for high-speed backplane applications
    Li, M
    Wang, S
    Kwasniewski, T
    ELECTRONICS LETTERS, 2005, 41 (20) : 1115 - 1116
  • [45] A scalable family of high-speed switch architectures
    Al-Mouhamed, M
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 32 - 35
  • [46] Device Architectures for High-speed SiGe HBTs
    Ruecker, H.
    Heinemann, B.
    2019 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM (BCICTS 2019), 2019,
  • [47] Architectures of high-speed wireless ATM networks
    Hac, A
    Hossain, A
    IEEE/AFCEA EUROCOMM 2000, CONFERENCE RECORD: INFORMATION SYSTEMS FOR ENHANCED PUBLIC SAFETY AND SECURITY, 2000, : 256 - 259
  • [48] VLSI Design and Hardware Implementation of High-Speed Energy-Efficient Logarithmic-MAP Decoder
    Shresthal, Rahul
    Paily, Roy P.
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (03) : 406 - 412
  • [49] DESIGN AND VLSI IMPLEMENTATION OF EFFICIENT SYSTOLIC ARRAY ARCHITECTURES FOR HIGH-SPEED DIGITAL SIGNAL-PROCESSING APPLICATIONS
    POORNAIAH, DV
    AHMAD, MO
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING IV, PTS 1-3, 1989, 1199 : 1072 - 1083
  • [50] VLSI design and implementation of a high-speed Viterbi decoder
    Li, Qing
    Deng, Yunsong
    Zeng, Xiaoyang
    Gu, Yehua
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2007, 44 (12): : 2143 - 2148