3-D Wafer-Level Packaging Die Stacking Using Spin-on-Dielectric Polymer Liner Through-Silicon Vias

被引:47
|
作者
Civale, Yann [1 ]
Tezcan, Deniz Sabuncuoglu [1 ]
Philipsen, Harold G. G. [1 ]
Duval, Fabrice F. C. [2 ]
Jaenen, Patrick [2 ]
Travaly, Youssef [1 ]
Soussan, Philippe [1 ]
Swinnen, Bart [1 ]
Beyne, Eric [3 ]
机构
[1] Interuniv Microelect Ctr, Interconnect & Packaging Dept, B-3001 Louvain, Belgium
[2] Interuniv Microelect Ctr, Dept Lithog, B-3001 Louvain, Belgium
[3] Interuniv Microelect Ctr, Proc Technol Dept, B-3001 Louvain, Belgium
关键词
Integrated circuit fabrication; integrated circuit interconnections; integrated circuit packaging; integrated circuits; packaging;
D O I
10.1109/TCPMT.2011.2125791
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, we report on the processing and the electrical characterization of a 3-D-wafer level packaging through-silicon-via (TSV) flow, using a polymer-isolated, Cu-filled TSV, realized on thinned wafers bonded to temporary carriers. A Cu/Sn micro-bump structure is integrated in the TSV process flow and used for realizing a two-die stack. Before TSV processing, the Si wafers are bonded to temporary carriers and thinned down to 50 mu m. The actual TSV and micro-bump process uses 3 masks, two Si-deep-reactive ion etching steps and a polymer liner as a dielectric. The dimensions of the TSV structure are: 35 mu m (TSV)-T-phi, 5 mu m thick polymer liner, 25-mu m-phi Cu TSV, 50 mu m deep TSV, and a 60 mu m TSV pitch.
引用
收藏
页码:833 / 840
页数:8
相关论文
共 50 条
  • [41] A wafer-level 3D packaging structure with Benzocyclobutene as a dielectric for multichip module fabrication
    耿菲
    丁晓云
    徐高卫
    罗乐
    半导体学报, 2009, 30 (10) : 153 - 158
  • [42] Symmetrical Multilayer Dielectric Model of Thermal Stress and Strain of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integrated Circuit
    Wang, Ning
    Yang, Jia
    Ding, Can
    Jia, Hong-Zhi
    Zhai, Jiang-Hui
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (07): : 1122 - 1129
  • [43] Wafer Level 3D System integration based on Silicon Interposers with Through Silicon Vias
    Zoschke, Kai
    Oppermann, Hermann
    Manier, C. -A.
    Ndip, Ivan
    Puschmann, Rene
    Ehrmann, Oswin
    Wolf, Juergen
    Lang, Klaus-Dieter
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 8 - 13
  • [44] Efficient Wafer-Level Edge-Tracing Technique for 3-D Interconnection of Stacked Die
    Kim, Sun-Rak
    Lee, Phillip
    Lee, Jae-Hak
    Song, Jun-Yeob
    Yoo, Choong D.
    Lee, Seung S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (06): : 1048 - 1054
  • [45] Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
    Chen, Xuyan
    Chen, Zhiming
    Xiao, Lei
    Hao, Yigang
    Wang, Han
    Ding, Yingtao
    Zhang, Ziyue
    MICROMACHINES, 2022, 13 (07)
  • [46] Frequency- and Temperature-Dependent Modeling of Coaxial Through-Silicon Vias for 3-D ICs
    Zhao, Wen-Sheng
    Yin, Wen-Yan
    Wang, Xiao-Peng
    Xu, Xiao-Long
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (10) : 3358 - 3368
  • [47] Compact Modelling of Through-Silicon Vias (TSVs) in Three-Dimensional (3-D) Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    Zheng, Li-Rong
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 322 - +
  • [48] Pre-bond Qualification of Through-Silicon Via for the Application of 3-D Chip Stacking
    Hu, Luke
    Chen, Chun-Hung
    Lin, M. J.
    Lin, C. F.
    Yeh, C. T.
    Kuo, C. H.
    Lin, Tony
    Hsu, Steven
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 285 - 291
  • [49] Scalable Through Silicon Via with Polymer Deep Trench Isolation for 3D Wafer Level Packaging
    Tezcan, Deniz S.
    Duval, Fabrice
    Philipsen, Harold
    Luhn, Ole
    Soussan, Philippe
    Swinnen, Bart
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1159 - 1164
  • [50] System-in-package integration of passives using 3D through-silicon vias
    Roozeboom, F.
    Dekkers, W.
    Lamy, Y.
    Klootwijk, J. H.
    van Grunsven, E.
    Kim, H. -D.
    SOLID STATE TECHNOLOGY, 2008, 51 (05) : 38 - +