A 1.5-V 45-mW direct-conversion WCDMA receiver IC in 0.13-μm CMOS

被引:38
|
作者
Rogin, J [1 ]
Kouchev, I [1 ]
Brenna, G [1 ]
Tschopp, D [1 ]
Huang, QT [1 ]
机构
[1] Swiss Fed Inst Technol, ETH Zurich, Integrated Syst Lab, CH-8092 Zurich, Switzerland
关键词
analog RF-CMOS; automatic frequency calibration; direct-conversion receiver; mobile communications; wide-band code division multiple access (WCDMA);
D O I
10.1109/JSSC.2003.819087
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2-GHz direct-conversion receiver for wide-band code division multiple access (WCDMA) is presented. It includes two low-noise amplifiers (LNAs), an I/Q demodulator, and two sixth-order baseband channel select filters with programmable gain. Quadrature local oscillator (LO) signals are generated on chip in a frequency divider flip-flop. An external interstage filter between the LNAs rejects transmitter leakage to relax demodulator linearity requirements. A low-voltage demodulator topology improves linearity as well as demodulator output pole accuracy. The active-RC baseband filter uses a programmable servo loop for offset compensation and provides an adjacent channel rejection of 39 dB. Programmable gain over 71-dB range in 1-dB steps is merged with the filter to maximize dynamic range. An automatic on-chip frequency calibration scheme provides better than 1.5% corner frequency accuracy. The receiver is integrated in a 0.13-mum CMOS process with metal-insulator-metal (MIM) capacitors. Measured receiver performance includes a 6.5-dB noise figure, IIP2 of +27 dBm, and IIP3 of -8.6 dBm. Power consumption is 45 mW.
引用
收藏
页码:2239 / 2248
页数:10
相关论文
共 46 条
  • [41] 1.5V 0.5mW 2MSPS 10B DAC WITH RAIL-TO-RAIL OUTPUT IN 0.13μM CMOS TECHNOLOGY
    Ge, Fuding
    Trivedi, Malay
    Thomas, Brent
    Jiang, William
    Song, Hongjiang
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 257 - 260
  • [42] A 0.13 μm CMOS Quad-Band GSM/GPRS/EDGE RF Transceiver Using a Low-Noise Fractional-N Frequency Synthesizer and Direct-Conversion Architecture
    Chen, Pei-Wei
    Lin, Tser-Yu
    Ke, Ling-Wei
    Yu, Rickey
    Tsai, Ming-Da
    Yeh, Stanley
    Lee, Yi-Bin
    Tzeng, Bosen
    Chen, Yen-Horng
    Huang, Sheng-Jui
    Lin, Yu-Hsin
    Dehng, Guang-Kaai
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (05) : 1454 - 1463
  • [43] An 8mW Ultra Low Power 60GHz Direct-conversion Receiver with 55dB Gain and 4.9dB Noise Figure in 65nm CMOS
    Shang, Yangy
    Cai, Deyun
    Fei, Wei
    Yu, Hao
    Ren, Junyan
    PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 47 - 49
  • [44] A 0.6-V 1.6-mW transformer-based 2.5-GHz downconversion mixer with+5.4-dB gain and-2.8-dBm IIP3 in 0.13-μm CMOS
    Hermann, C
    Tiebout, M
    Klar, H
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (02) : 488 - 495
  • [45] A 65-nm CMOS Millimeter-Wave Ear-Worn Non-Invasive Continuous Glucose Monitoring Chipset Using a 0.17mm2 72mW Transmitter and a 0.75mm2 80mW Direct-Conversion Receiver
    Niitsu, Kiichi
    Fukushima, Koki
    Hiraoka, Yuichi
    Urawa, Hidenori
    Ozawa, Yutaka
    Osaki, Yuya
    Kaneko, Masaya
    Nakamura, Jin
    Yoshikawa, Hideo
    15TH IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS 2024, 2024, : 188 - 192
  • [46] 2.4-GHz 7.4-mW 300-kHz Flicker-Noise-Corner Direct Conversion Receiver Using 0.18 μm CMOS and Deep-N-Well NPN BJT
    Chang, Wei-Ling
    Meng, Chin-Chun
    Syu, Jin-Siang
    Wang, Chia-Ling
    Huang, Guo-Wei
    2013 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2013, : 223 - 225