Simulated Fault Injection Using Simulator Modification Technique

被引:7
|
作者
Na, Jongwhoa [1 ]
Lee, Dongwoo [1 ]
机构
[1] Korea Aerosp Univ, Dept Elect Engn, Seoul, South Korea
关键词
Simulated fault injection; reliability; Verilog simulation; system-on-a-chip; REUSE;
D O I
10.4218/etrij.11.0110.0106
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the current very deep submicron technology era, fault tolerant mechanisms perform an essential function to cope with the effects of soft errors. To evaluate the effectiveness of the fault tolerant mechanism, reliability engineers use simulated fault injections using either saboteur modules or mutants in the simulation model. However, the two methods suffer from both inefficiency in the simulation mechanism and difficulties with the experimental setups. To overcome these inefficiencies, we propose the Verilog-based simulated fault injection (VFI) technique. VFI has the following advantages. First, modification of the design model is unnecessary. Second, the fault injection simulation procedure is simple and efficient. Third, various types of fault injection experiments can be performed. To evaluate the effectiveness of the proposed methodology, we developed a VFI environment using the ICARUS Verilog Simulator. From the experimental results, we were able to qualitatively evaluate the reliability of the target simulation models and to assess the effectiveness of the employed fault-tolerance mechanisms.
引用
收藏
页码:50 / 59
页数:10
相关论文
共 50 条
  • [1] Acceleration of Simulated Fault Injection Using a Checkpoint Forwarding Technique
    Na, Jongwhoa
    Lee, Dongwoo
    ETRI JOURNAL, 2017, 39 (04) : 605 - 613
  • [2] Simulated fault injection for quantum circuits based on simulator commands
    Boncalo, Oana
    Udrescu, Mihai
    Prodan, Lucian
    Vladutiu, Mircea
    Amaricai, Alexandru
    SACI 2007: 4TH INTERNATIONAL SYMPOSIUM ON APPLIED COMPUTATIONAL INTELLIGENCE AND INFORMATICS, PROCEEDINGS, 2007, : 245 - +
  • [3] Simulated fault injection in quantum circuits with the bubble bit technique
    Udrescu, M
    Prodan, L
    Vládutiu, M
    ADAPTIVE AND NATURAL COMPUTING ALGORITHMS, 2005, : 276 - 279
  • [4] Sub-Threshold CMOS Circuits Reliability Assessment Using Simulated Fault Injection Based on Simulator Commands
    Nimara, Sergiu
    Amaricai, Alexandru
    Popa, Mircea
    2015 IEEE 10TH JUBILEE INTERNATIONAL SYMPOSIUM ON APPLIED COMPUTATIONAL INTELLIGENCE AND INFORMATICS (SACI), 2015, : 101 - 104
  • [5] Using simulated fault injection for fault tolerance assessment of quantum circuits
    Boncalo, Oana
    Udrescu, Mihai
    Prodan, Lucian
    Vladutiu, Mircea
    Amaricai, Alexandru
    40TH ANNUAL SIMULATION SYMPOSIUM, PROCEEDINGS, 2007, : 213 - +
  • [6] Testing Loaded Programs Using Fault Injection Technique
    Manaseer, S.
    Masooud, F. A.
    Sharieh, A. A.
    PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 3, 2005, 3 : 86 - 89
  • [7] Accelerated Simulated Fault Injection Testing
    Cioroaiea, Emilia
    Jahie, Jasmin
    Kuhn, Thomas
    Peper, Christian
    Uecker, Denis
    Dropmann, Christoph
    Munk, Peter
    Amamath, Rakshith
    Thaden, Eike
    2017 IEEE 28TH INTERNATIONAL SYMPOSIUM ON SOFTWARE RELIABILITY ENGINEERING WORKSHOPS (ISSREW 2017), 2017, : 228 - 233
  • [8] Dependability analysis of a high-speed network using software-implemented fault injection and simulated fault injection
    Univ of Illinois at Urbana-Champaign, Urbana, United States
    IEEE Trans Comput, 1 (108-119):
  • [9] Dependability analysis of a high-speed network using software-implemented fault injection and simulated fault injection
    Stott, DT
    Ries, G
    Hsueh, MC
    Iyer, RK
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (01) : 108 - 119
  • [10] Fault Tolerant System for FPGA Using Simulation Based Fault Injection Technique
    Admane, Nikhila C.
    Rotake, Dinesh R.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 855 - 859