Improving timing-driven FPGA packing with physical information

被引:22
|
作者
Chen, Doris T. [1 ]
Vorwerk, Kristofer [1 ]
Kennings, Andrew [1 ]
机构
[1] Univ Waterloo, Waterloo, ON N2L 3G1, Canada
关键词
D O I
10.1109/FPL.2007.4380635
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The traditional approach to FPGA packing and CLB-level placement has been shown to yield significantly worse quality than approaches which allow BLES to move during placement. In practice, however, modern FPGA architectures require expensive DRC checks which can render full BLE-level placement impractical. We address this problem by proposing a novel clustering framework that uses physical information to produce better initial packings which can, in turn, reduce the amount Of BLE-level placement that is required. We quantify our packing technique across accepted benchmarks and show that it produces results with 16% less wire length, 19% smaller minimum channel widths, and 8% less critical path delay, on average, than leading methods.
引用
收藏
页码:117 / 123
页数:7
相关论文
共 50 条
  • [21] CRoute: A Fast High-quality Timing-driven Connection-based FPGA Router
    Vercruyce, Dries
    Vansteenkiste, Elias
    Stroobandt, Dirk
    2019 27TH IEEE ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2019, : 53 - 60
  • [22] Timing-Driven Physical Design for VLSI Circuits Using Resonant Rotary Clocking
    Taskin, Baris
    Wood, John
    Kourtev, Ivan S.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 261 - +
  • [23] Concurrent Timing Based and Routability Driven Depopulation Technique for FPGA Packing
    Pandit, Audip
    Easwaran, Lakshmi
    Akoglu, Ali
    PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, 2008, : 325 - 328
  • [24] Timing-driven entire spacing global routing
    Xu, Guoqing
    Zhao, Wenqing
    Tang, Pushan
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1998, 26 (08): : 135 - 138
  • [25] An Iterative Synthesis Method For Timing-driven Design
    Jie, Zhang
    Lin, Jin
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [26] Timing-driven partitioning system for multiple FPGAs
    Univ of Washington, Seattle, United States
    VLSI Des, 4 (309-328):
  • [27] Timing-driven placement by grid-warping
    Xiu, Z
    Rutenbar, RA
    42nd Design Automation Conference, Proceedings 2005, 2005, : 585 - 590
  • [28] Timing-driven logic bi-decomposition
    Cortadella, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (06) : 675 - 685
  • [29] Timing-driven decomposition of a fast barrel shifter
    Das, Sabyasachi
    Khatri, Sunil P.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 476 - 479
  • [30] On a new timing-driven routing tree problem
    Chang, YW
    Wong, DF
    Zhu, K
    Wong, CK
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 420 - 423