Early power-aware design & validation: Myth or reality?

被引:0
|
作者
Kamhi, Gila [1 ]
Miller, Sarah
Bailey, Stephen
Nebel, Wolfgang H. [2 ]
Karmann, Juergen [3 ]
Kosonocky, Stephen [4 ]
Wong, Yc [5 ]
Macii, Enrico [6 ]
Curtis, Steve [7 ]
机构
[1] Intel Corp, Haifa, Israel
[2] OFFIS Res Inst, Oldenburg, Germany
[3] Infineon Technol, Munich, Germany
[4] IBM Corp, Yorktown Hts, NY 10598 USA
[5] Broadcom Corp, San Diego, CA 92127 USA
[6] Politecn Torino, Turin, Italy
[7] Intel Corp, Austin, TX 78746 USA
关键词
low power; power-aware; architectural level; system level; RTL; power analysis; power estimation;
D O I
10.1109/DAC.2007.375154
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Design for low power is crucial for developing and optimizing complex SoCs. Typically, power issues are tackled at the gate-level and backend stages, disconnected from micro-architectural power features or RTL. However, there is growing debate about which stage of the design process is best for dealing with power issues. Leaders associated with the EDA industry and R&D realm will debate whether early power-aware design and validation is viable, and will hold a spirited discussion to determine at which stage of the design process power issues should be tackled: gate level and below, or system level. They will cover various issues involved in automating or establishing a well understood flow/process that delivers quality results, and also will consider organizational hurdles. Attendees will leave this session armed with key questions and valuable insights, and will be challenged to consider if they should change their approach to low-power design. Do the benefits of moving up a level of abstraction - to the architectural level - outweigh the risks of optimizing at lower levels of design? Is such a move truly a viable choice, or merely a myth? Which level of abstraction makes the most sense for power optimization at your company - both now and in the future? Would it be sufficient to tackle power at only one level, disconnected from other levels? Can EDA provide realizable solutions for low-power design that require intimate knowledge of design style and methodology? Panelists will discuss these and other issues to illuminate some of the steps toward a standard ESL design and verification methodology.
引用
收藏
页码:210 / +
页数:2
相关论文
共 50 条
  • [21] Power-aware FPGA Routing Fabrics and Design Tools
    Nishida, Shoichi
    Eto, Jyunya
    Amagasaki, Motoki
    Iida, Masahiro
    Kuga, Morihiro
    Sueyoshi, Toshinori
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 67 - 72
  • [22] Design of a Power-Aware Digital Image Rejection Receiver
    Cetin, Ediz
    Kale, Izzet
    Morling, Richard C. S.
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 209 - 212
  • [23] Power-Aware slack distribution for hierarchical vlsi design
    Kim, H. O., Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE (Institute of Electrical and Electronics Engineers Inc.):
  • [24] Power-aware systems
    Bhardwaj, M
    Min, R
    Chandrakasan, A
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 1695 - 1701
  • [25] Power-aware issue queue design for speculative instructions
    Moreshet, T
    Bahar, RI
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 634 - 637
  • [26] Model-Driven Approach for Early Power-Aware Design Space Exploration of Embedded Systems
    Feriel Ben Abdallah
    Chiraz Trabelsi
    Rabie Ben Atitallah
    Mourad Abed
    Journal of Signal Processing Systems, 2017, 87 : 271 - 286
  • [27] Model-Driven Approach for Early Power-Aware Design Space Exploration of Embedded Systems
    Ben Abdallah, Feriel
    Trabelsi, Chiraz
    Ben Atitallah, Rabie
    Abed, Mourad
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 87 (03): : 271 - 286
  • [28] ULPFA: A New Efficient Design of a Power-Aware Full Adder
    Hassoune, Ilham
    Flandre, Denis
    O'Connor, Ian
    Legat, Jean-Didier
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 2066 - 2074
  • [29] Exploiting Traffic Dynamics in Power-Aware Logical Topology Design
    Bonetto, Edoardo
    Chiaraviglio, Luca
    Cuda, Davide
    Idzikowski, Filip
    Neri, Fabio
    2011 37TH EUROPEAN CONFERENCE AND EXHIBITION ON OPTICAL COMMUNICATIONS (ECOC 2011), 2011,
  • [30] PowerMonitor: a Versatile API for Automated Power-Aware ESL Design
    Samei, Yasaman
    Domer, Rainer
    PROCEEDINGS OF THE 2014 FORUM ON SPECIFICATION & DESIGN LANGUAGES (FDL), 2014,