Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric

被引:24
|
作者
Jiang, Chunsheng [1 ]
Liang, Renrong [1 ]
Wang, Jing [1 ]
Xu, Jun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
Junctionless transistor; Ferroelectric gate dielectric; Negative capacitance; Power dissipation applications; Numerical simulation;
D O I
10.1016/j.sse.2016.09.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a kind of negative capacitance double-gate junctionless transistor (NC-DG-JLT) with ferro-electric (FE) gate dielectric and metal-ferroelectric-metal-insulator-semiconductor (MFMIS) structure is proposed. It is demonstrated that NC-DG-JLTs can lower off-state current, improve on-state drain current, and lower subthreshold swing at the same time compared with its conventional DG JLT counterpart using numerical simulation. The steep subthreshold swing (SS < 60 mV/dec) is achieved at room temperature. The related physical mechanisms are discussed in detail. The low off-state current and high on/off current ratio could be obtained even for ultra-small transistors by optimizing the device parameters. NC-DG-JLTs have a great potential for low power dissipation applications. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:130 / 135
页数:6
相关论文
共 50 条
  • [21] A Simulation-based Study of Gate Misalignment Effects in Triple-Material Double-Gate (TM DG) MOSFETs
    Sarangi, Santunu
    Bhushan, Shiv
    Krishna, Gopi S.
    Santra, Abirmoya
    Tiwari, P. K.
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 486 - 489
  • [22] The influence of ferroelectric-electrode interface layer on the electrical characteristics of negative-capacitance ferroelectric double-gate field-effect transistors
    Xiao, Yongguang
    Tang, Minghua
    Li, Jiancheng
    Jiang, Bo
    He, John
    MICROELECTRONICS RELIABILITY, 2012, 52 (04) : 757 - 760
  • [23] Explicit Analytical Current-Voltage Model for Double-Gate Junctionless Transistors
    Hwang, Byeong-Woon
    Yang, Ji-Woon
    Lee, Seok-Hee
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (01) : 171 - 177
  • [24] Investigation of Planar and Double-Gate Junctionless Transistors with Non-Uniform Doping
    Singh, Dipak Kumar
    Kumar, Puli Kishore
    Akram, M. W.
    2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 574 - 578
  • [25] Ferroelectric Junctionless Double-Gate Silicon-On-Insulator FET as a Tripartite Synapse
    Gastaldi, C.
    Kamaei, S.
    Cavalieri, M.
    Saeidi, A.
    Stolichnov, I.
    Radu, I.
    Ionescu, A. M.
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (04) : 678 - 681
  • [26] ANALYTICAL MODEL OF SUBTHRESHOLD SWING FOR JUNCTIONLESS DOUBLE GATE MOSFET USING FERROELECTRIC NEGATIVE CAPACITANCE EFFECT
    Jung, Hakkee
    IIUM ENGINEERING JOURNAL, 2023, 24 (01): : 75 - 87
  • [27] Compact model for short-channel symmetric double-gate junctionless transistors
    Avila-Herrera, F.
    Cerdeira, A.
    Paz, B. C.
    Estrada, M.
    Iniguez, B.
    Pavanello, M. A.
    SOLID-STATE ELECTRONICS, 2015, 111 : 196 - 203
  • [28] Physically Based Evaluation of Electron Mobility in Ultrathin-Body Double-Gate Junctionless Transistors
    Wei, Kangliang
    Zeng, Lang
    Wang, Juncheng
    Du, Gang
    Liu, Xiaoyan
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (08) : 817 - 819
  • [29] A Full-Range Drain Current Model for Double-Gate Junctionless Transistors
    Duarte, Juan Pablo
    Choi, Sung-Jin
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (12) : 4219 - 4225
  • [30] Threshold-voltage variability analysis and modeling for junctionless double-gate transistors
    Chen, Chun-Yu
    Lin, Jyi-Tsong
    Chiang, Meng-Hsueh
    MICROELECTRONICS RELIABILITY, 2017, 74 : 22 - 26