A High-Efficiency Segmented Reconfigurable Cyclic Shifter for 5G QC-LDPC Decoder

被引:4
|
作者
Lam, Hing-Mo [1 ]
Lu, Silin [1 ]
Qiu, Hezi [1 ]
Zhang, Min [1 ]
Jiao, Hailong [1 ]
Zhang, Shengdong [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Sch Elect & Comp Engn, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; 5G mobile communication; Standards; Base stations; Wireless fidelity; Switches; Hardware; 5G; codeword-parallel QC-LDPC decoder; edge-parallel QC-LDPC decoder; segmented cyclic shifter; segmented QC-LDPC decoder; LOW-COMPLEXITY; NETWORK;
D O I
10.1109/TCSI.2021.3114395
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A reconfigurable cyclic shifter is a key element of a QC-LDPC decoder, which is crucial for 5G communication systems. If a traditional reconfigurable cyclic shifter can only shift one input of variable size at a time, a traditional QC-LDPC decoder can only decode one codeword at a time as well. Part of the circuitry of the traditional QC-LDPC decoder inevitably stays in idle during the decoding process if the length (or the lifting parameter) of a codeword is not the maximum, resulting in low hardware efficiency. A segmented reconfigurable cyclic shifter is proposed in this paper, which can be divided into multiple segments of different sizes. Each segment can perform a cyclic shift of an input of different sizes and of different shift values independently. Furthermore, a methodology is proposed to upgrade any state-of-the-art QC-LDPC decoder to a segmented QC-LDPC decoder, by using the proposed segmented shifter. The upgraded segmented QC-LDPC decoder is able to parallelly decode multiple codewords (or inputs) of different lengths at a time. A test chip of the proposed segmented QC-LDPC decoder with the proposed segmented reconfigurable cyclic shifter has been fabricated in a 0.18-mu m CMOS technology to demonstrate the feature of parallelly decoding multiple codewords. The performance analysis shows that when the number of small codewords is increased from 0 to 100000 per second, the throughput of the traditional QC-LDPC decoder drops from 844.80 Mbps to 4.40 Mbps, while the QC-LDPC decoder with the proposed segmented shifter only slightly drops to 814.01 Mbps. By applying the segmented QC-LDPC decoder in 5G base stations, the base stations are enabled to support more low-traffic users.
引用
收藏
页码:401 / 414
页数:14
相关论文
共 50 条
  • [31] The Design and Verification of a Novel LDPC Decoder with High-efficiency
    Yang, Dan
    Yu, Guoyi
    Zou, Xuecheng
    Deng, Yelei
    Zhong, Jianfu
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 256 - 259
  • [32] An Efficient Memory-Address Remapping Technique for High-Throughput QC-LDPC Decoder
    Yoon, Ji-Hwan
    Park, Jongsun
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (11) : 3457 - 3473
  • [33] An Efficient Memory-Address Remapping Technique for High-Throughput QC-LDPC Decoder
    Ji-Hwan Yoon
    Jongsun Park
    Circuits, Systems, and Signal Processing, 2014, 33 : 3457 - 3473
  • [34] High-throughput LDPC decoder on GPU for 5G new radio
    Li R.
    Zhou X.
    Qiao P.
    Wang Q.
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2024, 46 (01): : 141 - 148
  • [35] A 33.2 Gbps/iter. Reconfigurable LDPC Decoder Fully Compliant with 5G NR Applications
    Lin, Chieh-Yu
    Liu, Li-Wei
    Liao, Yen-Chin
    Chang, Hsie-Chia
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [36] Flexible High Throughput QC-LDPC Decoder With Perfect Pipeline Conflicts Resolution and Efficient Hardware Utilization
    Petrovic, Vladimir L.
    Markovic, Milos M.
    Mezeni, Dragomir M. El
    Saranovac, Lazar V.
    Radosevic, Andreja
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 5454 - 5467
  • [37] On Construction of Rate-Compatible Raptor-Like QC-LDPC Code for Enhanced IDMA in 5G and Beyond
    Song, Jian
    Zhang, Yushu
    PROCEEDINGS OF 2018 IEEE 10TH INTERNATIONAL SYMPOSIUM ON TURBO CODES & ITERATIVE INFORMATION PROCESSING (ISTC), 2018,
  • [38] Low-Complexity LDPC Decoder for 5G URLLC
    Liu, Jian-Cheng
    Wang, Huan-Chun
    Shen, Chung-An
    Lee, Jih-Wei
    CONFERENCE PROCEEDINGS OF 2018 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2018), 2018, : 43 - 46
  • [39] A High-Throughput LDPC Decoder Based on GPUs for 5G New Radio
    Li, Rongchun
    Zhou, Xin
    Pan, Hengyue
    Su, Huayou
    Dou, Yong
    2020 IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS (ISCC), 2020, : 364 - 370
  • [40] A Unified Reconfigurable Datapath for 5G Compatible LDPC Decoding
    Lin, Ting
    Cao, Shan
    Zhang, Shunqing
    Xu, Shugong
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 215 - 218