Optimizing galvanic pulse plating parameters to improve indium bump to bump bonding

被引:4
|
作者
Coleman, Jonathan J. [1 ]
Rowen, Adam [1 ]
Mani, Seethambal S. [1 ]
Yelton, W. Graham [1 ]
Arrington, Christian [1 ]
Gillen, Rusty [1 ]
Hollowell, Andrew E. [1 ]
Okerlund, Daniel [2 ]
Ionescu, Adrian [2 ]
机构
[1] Sandia Natl Labs, 1515 Eubank Blvd, Albuquerque, NM 87185 USA
[2] DRS Technol, Cypress, CA USA
基金
美国能源部;
关键词
Electrodeposition; ECD; Pulse; Bump bond; Indium; Electroplating; Electrochemistry;
D O I
10.1117/12.842569
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The plating characteristics of a commercially available indium plating solution are examined and optimized to help meet the increasing performance demands of integrated circuits requiring substantial numbers of electrical interconnections over large areas. Current fabrication techniques rely on evaporation of soft metals, such as indium, into lift-off resist profiles. This becomes increasingly difficult to accomplish as pitches decrease and aspect ratios increase. To minimize pixel dimensions and maximize the number of pixels per unit area, lithography and electrochemical deposition (ECD) of indium has been investigated. Pulse ECD offers the capability of improving large area uniformity ideal for large area device hybridization. Electrochemical experimentation into lithographically patterned molds allow for large areas of bumps to be fabricated for low temperature indium to indium bonds. The galvanic pulse profile, in conjunction with the bath configuration, determines the uniformity of the plated array. This pulse is manipulated to produce optimal properties for hybridizing arrays of aligned and bonded indium bumps. The physical properties of the indium bump arrays are examined using a white light interferometer, a SEM and tensile pull testing. This paper provides details from the electroplating processes as well as conclusions leading to optimized plating conditions.
引用
收藏
页数:11
相关论文
共 18 条
  • [1] Electrodeposition of indium for bump bonding
    Tian, Yingtao
    Liu, Changqing
    Hutt, David
    Stevens, Bob
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 2096 - +
  • [2] Indium bump bonding for cryogenic applications
    Keeney, AC
    Lee, DM
    Lehtonen, SJ
    Francomacaro, AS
    2001 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2001, 4587 : 106 - 110
  • [3] Plasma treatment methods to improve indium bump bonding via indium oxide removal
    Greer, Frank
    Dickie, Matthew
    Vasquez, R. P.
    Jones, Todd J.
    Hoenk, Michael E.
    Nikzad, Shouleh
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2009, 27 (05): : 2132 - 2137
  • [4] Electroplated indium bump arrays and the bonding reliability
    Huang Qiuping
    Xu Gaowei
    Quan Gang
    Yuan Yuan
    Luo Le
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (11) : 1160041 - 1160046
  • [5] Characterization of indium and solder bump bonding for pixel detectors
    Cihangir, S
    Kwan, S
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2002, 476 (03): : 670 - 675
  • [6] High coherence superconducting microwave cavities with indium bump bonding
    Lei, Chan U.
    Krayzman, Lev
    Ganjam, Suhas
    Frunzio, Luigi
    Schoelkopf, Robert J.
    APPLIED PHYSICS LETTERS, 2020, 116 (15)
  • [7] Electroplated indium bump arrays and the bonding reliability附视频
    黄秋平
    徐高卫
    全刚
    袁媛
    罗乐
    半导体学报, 2010, (11) : 140 - 145
  • [8] A study of thermal cycling and radiation effects on indium and solder bump bonding
    Cihangir, S
    Appel, JA
    Christian, D
    Chiodoni, G
    Reygadas, F
    Kwan, S
    PROCEEDINGS OF THE SEVENTH WORKSHOP ON ELECTRONICS FOR LHC EXPERIMENTS, 2001, 2001 (05): : 101 - 103
  • [9] Development of Indium bump bonding for the ATLAS Insertable B-Layer (IBL)
    Alimonti, G.
    Andreazza, A.
    Corda, G.
    Darbo, G.
    Di Gioia, S.
    Fiorello, A.
    Gariano, G.
    Gemme, C.
    Meroni, C.
    Rovani, A.
    Ruscino, E.
    JOURNAL OF INSTRUMENTATION, 2013, 8
  • [10] Indium bump array fabrication on small CMOS circuit for flip-chip bonding
    Huang Yuyang
    Zhang Yuxiang
    Yin Zhizhen
    Cui Guoxin
    Liu, H. C.
    Bian Lifeng
    Yang Hui
    Zhang Yaohui
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (11)