FPGA-based Control of Three-Level Inverter Using Selective Harmonics Elimination PWM

被引:0
|
作者
Imarazene, K. [1 ]
Khodja, Y. Stof Ali [1 ]
Rouabhia, C. [1 ]
Berkouk, E. M. [2 ]
Chekireb, H. [2 ]
机构
[1] USTHB, Elect & Ind Syst Lab, Algiers, Algeria
[2] ENP, Control Proc Lab, Algiers, Algeria
关键词
NEUTRAL-POINT; MODULATION;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the control by the selective harmonics elimination PWM of three level inverter using FPGA device. The NPC inverter is realized with six similar modules type Mitsubishi. Each one contains two bi-directional IGBTs. To control the four semi-conductors of each leg, switching angles allowing the elimination of the 5th, 7th and the 11th harmonic have been computed basis on the SHEPWM using Newton-Raphson method. The generation of the gate signals is carried out with FPGA device type SPARTAN-3E. The device is configured using VHDL language and ModelSim to verify the correctness of the developed program. Experimental results are presented validates the proposed circuit.
引用
收藏
页码:578 / 582
页数:5
相关论文
共 50 条
  • [21] Selective Harmonics Elimination for Nine Level Inverter Based on Linear System Solution
    Buccella, Concettina
    Cimoroni, Maria Gabriella
    Cecati, Carlo
    2020 2ND IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL ELECTRONICS FOR SUSTAINABLE ENERGY SYSTEMS (IESES), 2020, : 137 - 141
  • [22] Improved Repetitive Control of Single-phase Three-level Inverter Based on PWM Voltage Feedback
    Ben Bing
    Zhang Xiu-Bei
    Kan Zhi-Zhong
    Zhang Rui
    Zhang Chun-Jiang
    2014 INTERNATIONAL ELECTRONICS AND APPLICATION CONFERENCE AND EXPOSITION (PEAC), 2014, : 1328 - 1332
  • [23] PWM optimisation for three-level voltage inverter based on clonal selection algorithm
    Lou, H.
    Mao, C.
    Wang, D.
    Lu, J.
    IET ELECTRIC POWER APPLICATIONS, 2007, 1 (06) : 870 - 878
  • [24] Optimal Carrier Based PWM Strategy in Overmodulation Region of Three-Level Inverter
    Wu, Yongxu
    Wang, Cong
    Guo, Xiaobing
    Gao, Yang
    Cheng, Hong
    Lu, Qiwei
    ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 1358 - 1361
  • [25] Fault-Tolerant Control Strategy of Dual Three-Level Inverter based on Vector Clamped PWM
    Zheng, Jinggang
    Xia, Shuai
    Han, Peng
    Chen, Xiang
    Chen, Fangnuo
    Geng, Yiwen
    PROCEEDINGS OF THE 2021 IEEE 16TH CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA 2021), 2021, : 701 - 706
  • [26] Dynamic selective harmonic elimination of a three-level inverter used for static VAr compensation
    Ran, L
    Holdsworth, L
    Putrus, GA
    IEE PROCEEDINGS-GENERATION TRANSMISSION AND DISTRIBUTION, 2002, 149 (01) : 83 - 89
  • [27] BLDC Motor Speed Control Using Selective Harmonics Elimination (SHE) Inverter
    Mistry, Tanushree
    Samal, Sudhansu Kumar
    Rout, Smitanjali
    2024 CONTROL INSTRUMENTATION SYSTEM CONFERENCE, CISCON 2024, 2024,
  • [28] A Fast Convergent Homotopy Perturbation Method for Solving Selective Harmonics Elimination PWM Problem in Multi Level Inverter
    Ahmad, Salman
    Iqbal, Atif
    Ali, Mohammad
    Rahman, Khaliqur
    Ahmed, Abdellahi Sidi
    IEEE ACCESS, 2021, 9 : 113040 - 113051
  • [29] A study of deadbeat control for three phase PWM inverter using FPGA based hardware controller
    Ide, T
    Yokoyama, T
    PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS, 2004, : 50 - 53
  • [30] Analysis and Minimization of Neutral Current of Three-Level PWM Inverter
    Kastawan, I. Made Wiwit
    Dahono, Pekik Argo
    4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATICS (ICEEI 2013), 2013, 11 : 502 - 509