Case study:: Integrating FV and DV in the verification of the Intel® Core™2 duo microprocessor

被引:0
|
作者
Flaisher, Alon [1 ]
Gluska, Alon [1 ]
Singerman, Eli [1 ]
机构
[1] Intel Corp, Haifa, Israel
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The ever-growing complexity of Intel(R) CPUs, together with shortened time-to-market requirements, poses significant challenges for pre-silicon logic verification. To address the increasing verification gap, major improvements to verification practices are required In Merom, the Intel(R) Core(TM)2 Duo microprocessor, we integrated Formal Verification (FV) with Dynamic Verification (DP) such that FV was also practiced by non-FV experts and replaced some traditional, simulation-based verification activities. This led to both higher productivity and better quality compared to previous projects. In this paper we report on the integration we used, including two examples, results, and future directions.
引用
收藏
页码:192 / 195
页数:4
相关论文
共 50 条