A 1-GS/s 11-Bit SAR-Assisted Pipeline ADC With 59-dB SNDR in 65-nm CMOS

被引:19
|
作者
Liu, Qing [1 ]
Shu, Wei [1 ]
Chang, Joseph S. [2 ]
机构
[1] Nanyang Technol Univ, TL, Singapore 639798, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Pipeline; analog-to-digital converter (ADC); off-set calibration; nonlinearity minimization;
D O I
10.1109/TCSII.2018.2814581
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present an 11-bit 1-GS/s time-interleaved (x2) successive approximation register (SAR)-assisted pipeline analog-to-digital converter (ADC) for wideband direct sampling radio-frequency receivers. The proposed ADC architecture combines the speed advantage of the pipeline algorithm and the structural simplicity of the SAR structure. Consequently, both the structure and the operation of the pipeline stages are simplified, thereby enhancing the conversion rate and accuracy. In particular, the proposed ADC eliminates the multiplying digital-to-analog converter in the conventional pipeline ADC, hence compatible with process portability. The prototype ADC fabricated in 65-nm CMOS process achieves SNDR >= 56-dB across 500-MHz Nyquist bandwidth at 1GS/s conversion rate with 230-mW power dissipation. When benchmarked against state-of-the-art pipeline ADCs, it features a competitive figure-of-merit, i.e., 449.2 fJ/conv.-step.
引用
收藏
页码:1164 / 1168
页数:5
相关论文
共 50 条
  • [21] A 13 bit 100 MS/s SAR ADC With 74.57 dB SNDR in 14-nm CMOS FinFET
    Zheng, Yan
    Ye, Fan
    Ren, Junyan
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [22] A 14-bit 1-GS/s DAC with a programmable interpolation filter in 65 nm CMOS
    赵琦
    李冉
    邱东
    易婷
    Bill Yang Liu
    洪志良
    Journal of Semiconductors, 2013, 34 (02) : 78 - 85
  • [23] A 1.2-GS/s 8-bit Two-Step SAR ADC in 65-nm CMOS With Passive Residue Transfer
    Huang, Hai
    Du, Ling
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (06) : 1551 - 1562
  • [24] A 1.2-GS/s 8-bit Two-Step SAR ADC in 65-nm CMOS with Passive Residue Transfer
    Huang, Hai
    Du, Ling
    Chiu, Yun
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 221 - 224
  • [25] A 5-bit 1-GS/s binary-search ADC in 90-nm CMOS
    Chung, Yung-Hui
    Tsai, Cheng-Hsun
    Yeh, Hsuan-Chih
    MICROELECTRONICS JOURNAL, 2017, 63 : 131 - 137
  • [26] A 14-bit 1-GS/s DAC with a programmable interpolation filter in 65 nm CMOS
    Qi, Zhao
    Ran, Li
    Dong, Qiu
    Ting, Yi
    Liu, Bill Yang
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (02)
  • [27] An 11-bit 250MS/s subrange-SAR ADC in 40nm CMOS
    Wei, Shushu
    Gu, Xian
    Li, Fule
    Wang, Zhihua
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [28] A 3.2mW SAR-assisted CTΔΣ ADC with 77.5dB SNDR and 40MHz BW in 28nm CMOS
    Cenci, P.
    Bolatkale, M.
    Rutten, R.
    Ganzerli, M.
    Lassche, G.
    Makinwa, K.
    Breems, L.
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C230 - C231
  • [29] A 2.56-GS/s 12-bit 8x-Interleaved ADC With 156.6-dB FoMS in 65-nm CMOS
    Fang, Liang
    Wen, Xianshan
    Fu, Tao
    Wang, Guanhua
    Miryala, Sandeep
    Liu, Tiehui Ted
    Gui, Ping
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (02) : 123 - 133
  • [30] AN 8-BIT 1-GS/S FLASH-ASSISTED TIME-INTERLEAVED SAR ADC
    Xiang, Jixuan
    Chen, Huabin
    Chen, Chixiao
    Ye, Fan
    Xu, Jun
    Ren, Junyan
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,