Intermittent Excitation of High-Q Resonators for Low-Power High-Speed Clock Generation

被引:0
|
作者
Schormans, Matthew [1 ]
Valente, Virgilio [1 ]
Demosthenous, Andreas [1 ]
机构
[1] UCL, Dept Elect & Elect Engn, London WC1E 7JE, England
基金
英国工程与自然科学研究理事会;
关键词
D O I
10.1109/ISCAS.2018.8351597
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There is growing demand for circuits that can provide ever greater performance from a minimal power budget. Example applications include wireless sensor nodes, mobile devices, and biomedical implants. High speed clock circuits are an integral part of such systems, playing roles such as providing digital processor clocks, or generating wireless carrier signals; this clock generation can often take a large part of a system's power budget. Common techniques to reduce power consumption generally involve reducing the clock speed, and/or complex designs using a large circuit area. This paper proposes an alternative method of clock generation based on driving a high-Q resonator with a periodic chain of impulses. In this way, power consumption is reduced when compared to traditional resonator based designs; this power reduction comes at the cost of increased period jitter. A circuit was designed and laid out in 0.18 mu m CMOS, and was simulated in order to test the technique. Simulation results suggest that the circuit can achieve a FoM of 4.89GHz/mW, with a peak period jitter of 10.2ps at 2.015GHz, using a model resonator with a Q-factor of 126.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] HIGH-SPEED LOW-POWER CMOS STATIC RAMS
    YASUI, T
    MASUHARA, T
    MINATO, O
    ELECTRONIC ENGINEERING, 1981, 53 (650): : 51 - &
  • [42] LOW-POWER AND HIGH-SPEED BICMOS GATE ARRAYS
    NAKASHIBA, H
    YAMADA, K
    HATANO, T
    DENDA, A
    KUSUNOSE, N
    FUSE, E
    SASAKI, M
    NEC RESEARCH & DEVELOPMENT, 1987, (84): : 125 - 130
  • [43] A High-Speed Low-Power Calibrated Flash ADC
    Chang, Hsuan-Yu
    Yang, Ching-Yuan
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2369 - 2372
  • [44] High-Speed and Low-Power Logic for SAR ADC
    Xu, Daiguo
    Xu, Shiliu
    2017 17TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT 2017), 2017, : 1166 - 1170
  • [45] AN IMPROVED TECHNOLOGY FOR HIGH-SPEED LOW-POWER IIL
    SMIT, E
    VRIJMOED, H
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1980, 127 (11) : C500 - C500
  • [46] Special section on low-power and high-speed chips
    Arakawa, Fumio
    Ikeda, Makoto
    Wada, Yasutaka
    Egawa, Ryusuke
    Sato, Yukinori
    Otani, Sugako
    Shibata, Yuichiro
    Shimamura, Kotaro
    Takizawa, Hiroyuki
    Kodama, Yuetsu
    Muroyama, Masanori
    Shimada, Hajime
    Sakamoto, Ryuichi
    Ito, Megumi
    IEICE Transactions on Electronics, 2020, E103.C (03) : 66 - 67
  • [47] Low-power, high-speed CMOS VLSI design
    Kuroda, T
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 310 - 315
  • [48] Low-power equalizer architectures for high-speed modems
    Azadet, K
    Nicole, CJ
    IEEE COMMUNICATIONS MAGAZINE, 1998, 36 (10) : 118 - 126
  • [49] Ultra Low-power, High-speed Digital Comparator
    Ghasemzadeh, Mehdi
    Najafibisfar, Saeid
    Amini, Abdollah
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 215 - 217
  • [50] Low-Power High-Speed Silicon Microdisk Modulators
    Zortman, William A.
    Watts, Michael R.
    Trotter, Douglas C.
    Young, Ralph W.
    Lentine, Anthony L.
    2010 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO) AND QUANTUM ELECTRONICS AND LASER SCIENCE CONFERENCE (QELS), 2010,