Concurrent Error Detection for LSTM Accelerators

被引:0
|
作者
Nosrati, Nooshin [1 ]
Ghasemi, Seyedeh Maryam [1 ]
Roodsari, Mahboobe Sadeghipour [1 ]
Navabi, Zainalabedin [1 ]
机构
[1] Univ Tehran, Coll Engn, Sch Elect & Comp Engn, Tehran, Iran
关键词
D O I
10.1109/ETS54262.2022.9810369
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The widespread usage of Long Short-Term Memory (LSTM) accelerators in time-series related applications necessitates using a protection mechanism against faults caused by wear-out and environmental effects. This paper proposes a Concurrent Error Detection (CED) scheme combining low overhead duplication and residue codes to detect faults in multiply and add stages of LSTM accelerators. For the multiply stage, the CED consists of a multiplier for every LSTM multiplier with a temporal selection of data. For the add stage, the CED adders are shared among the LSTM adders, thus spatial selection is performed. The experimental results show that the proposed method yields good detection probability with a lower area and power overhead in comparison with the traditional duplication techniques that indiscriminately duplicate all hardware structures all the time.
引用
收藏
页数:2
相关论文
共 50 条
  • [41] An Algorithm Based Concurrent Error Detection Scheme for AES
    Zhang, Chang N.
    Yu, Qian
    Liu, Xiao Wei
    CRYPTOLOGY AND NETWORK SECURITY, 2010, 6467 : 31 - 42
  • [42] Logic synthesis of multilevel circuits with concurrent error detection
    Stanford Univ, Stanford, United States
    IEEE Trans Comput Aided Des Integr Circuits Syst, 7 (783-789):
  • [43] Logic synthesis of multilevel circuits with concurrent error detection
    Touba, NA
    McCluskey, EJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (07) : 783 - 789
  • [44] Error Indication Signal Collapsing for Implication-Based Concurrent Error Detection
    Wang, Chih-Hao
    Ho, Chi-Hsuan
    Hsieh, Tong-Yu
    2018 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2018), 2018, : 127 - 132
  • [45] Efficient Implementation of Activation Functions for LSTM accelerators
    Chong, Yi Sheng
    Goh, Wang Ling
    Ong, Yew Soon
    Nambiar, Vishnu P.
    Anh Tuan Do
    PROCEEDINGS OF THE 2021 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2021, : 19 - 23
  • [46] Chinese Grammatical Error Detection Using a CNN-LSTM Model
    Lee, Lung-Hao
    Lin, Bo-Lin
    Yu, Liang-Chih
    Tseng, Yuen-Hsien
    25TH INTERNATIONAL CONFERENCE ON COMPUTERS IN EDUCATION (ICCE 2017): TECHNOLOGY AND INNOVATION: COMPUTER-BASED EDUCATIONAL SYSTEMS FOR THE 21ST CENTURY, 2017, : 919 - 921
  • [47] A Hybrid Concurrent Error Detection Scheme for Simultaneous Improvement on Probability of Detection and Diagnosability
    Wang, Chih-Hao
    Hsieh, Tong-Yu
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 52 - 57
  • [48] Safe Overclocking for CNN Accelerators Through Algorithm-Level Error Detection
    Marty, Thibaut
    Yuki, Tomofumi
    Derrien, Steven
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 4777 - 4790
  • [49] Efficient On-Line Error Detection and Mitigation for Deep Neural Network Accelerators
    Schorn, Christoph
    Guntoro, Andre
    Ascheid, Gerd
    COMPUTER SAFETY, RELIABILITY, AND SECURITY (SAFECOMP 2018), 2018, 11093 : 205 - 219
  • [50] New structures of the concurrent error detection systems for logic circuits
    Sapozhnikov, V. V.
    Sapozhnikov, Vl. V.
    Efanov, D. V.
    Dmitriev, V. V.
    AUTOMATION AND REMOTE CONTROL, 2017, 78 (02) : 300 - 312