共 50 条
- [31] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier The Journal of Supercomputing, 2023, 79 : 3357 - 3372
- [33] Synthesis of Power- and Area-Efficient Binary Machines for Incompletely Specified Sequences 2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 634 - 639
- [34] A Power- and Area-Efficient Multirate Quasi-Cyclic LDPC Decoder Circuits, Systems, and Signal Processing, 2015, 34 : 2015 - 2035
- [35] Low power, high speed approximate multiplier for error resilient applications Integration, 2022, 84 : 37 - 46