Variation-Aware Placement for FPGAs with Multi-cycle Statistical Timing Analysis

被引:0
|
作者
Lucas, Gregory [1 ]
Dong, Chen [1 ]
Chen, Deming [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL USA
来源
FPGA 10 | 2010年
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Deep submicron processes have allowed FPGAs to grow in complexity and speed. However, such technology scaling has caused FPGAs to become more susceptible to the effects of process variation. In order to obtain sufficient yield values, it is now necessary to consider process variation during physical design. It is common for FPGAs to contain designs with multi-cycle paths to help increase the performance, but current SSTA techniques cannot support this type of timing constraint. We propose an extension to block-based SSTA to consider multi-cycle paths. We then use this new SSTA to optimize FPGA placement with our tool VMC-Place for designs with multi-cycle paths. Our experimental results show our multi-cycle SSTA is accurate to 0.59% for the mean and 0.0024% for the standard deviation. Our results also show that VMC-Place is able to improve the clock period by 9.42% or the performance yield by 68.51% compared to a single-cycle variation-aware placer.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 50 条
  • [41] Timing Variation-Aware Scheduling and Resource Binding in High-Level Synthesis
    Mittal, Kartikey
    Joshi, Arpit
    Mutyam, Madhu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (04)
  • [42] Static statistical MPSoC power optimization by variation-aware task and communication scheduling
    Momtazpour, M.
    Goudarzi, M.
    Sanaei, E.
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (08) : 953 - 963
  • [43] Multi-Objective Variation-Aware Sizing for Analog CNFET Circuits
    Heshmatpour, Zahra
    Zhang, Lihong
    Heys, Howard M.
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 434 - 439
  • [44] Variation-aware Thermal Characterization and Management of Multi-core Architectures
    Kursun, Eren
    Cher, Chen-Yong
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 280 - 285
  • [45] A Variation-Aware CMOS Platform for Multi-Level Memristor Characterisation
    Xie, Lijie
    Feng, Peilong
    Mifsud, Andrea
    Nassibi, Amir
    Papavassiliou, Christos
    2024 13TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES, MOCAST 2024, 2024,
  • [46] Data Center Power Reduction by Heuristic Variation-Aware Server Placement and Chassis Consolidation
    Pahlavan, Ali
    Momtazpour, Mahmoud
    Goudarzi, Maziar
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 150 - 155
  • [47] Fast, Accurate Variation-Aware Path Timing Computation for Sub-threshold Circuits
    Zhang, Yanqing
    Calhoun, Benton H.
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 243 - 248
  • [48] Timing Variation-Aware High-Level Synthesis Considering Accurate Yield Computation
    Jung, Jongyoon
    Kim, Taewhan
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 207 - 212
  • [49] Variation aware timing based placement using fuzzy programming
    Mahalingam, V.
    Ranganathan, N.
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 327 - +
  • [50] A VARIATION-AWARE CONSTANT-ORDER OPTIMIZATION SCHEME UTILIZING DELAY DETECTORS TO SEARCH FOR FASTEST PATHS ON FPGAS
    Kobayashi, K.
    Kume, Y.
    Ngo, C. L.
    Sugihara, Y.
    Onodera, H.
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 107 - 112