DATA MAPPING SCHEME AND IMPLEMENTATION FOR HIGH-THROUGHPUT DCT/IDCT TRANSPOSE MEMORY

被引:0
|
作者
Xie, Zheng [1 ]
Lu, Yanheng [1 ]
Fan, Yibo [1 ]
Zeng, Xiaoyang [1 ]
机构
[1] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
来源
2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we proposed a generalized architecture for hardware implementation of the single port SRAM-based transpose memory for large size DCT IIDCT. Instead of shift-register array or multiport SRAM, only single-port SRAM is used in the proposed design. A novel data mapping scheme based on the theory of transpose of partitioned matrix is proposed to implement the transpose memory with less SRAM banks. Row access and column access can be perfectly supported under single port SRAM. This design can support DCT IIDCT of different transform sizes with different data throughput rates. Compared with the existed design [4], the proposed design can achieve 44.3% area saving. It is suitable for real-time processing of the video with the resolution up to 7680x4320 UHD.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Funding high-throughput data sharing
    Catherine A Ball
    Gavin Sherlock
    Alvis Brazma
    Nature Biotechnology, 2004, 22 : 1179 - 1183
  • [42] Representation and classification for high-throughput data
    Wessels, LFA
    Reinders, MJT
    van Welsem, T
    Nederlof, PM
    BIOMEDICAL NANOTECHNOLOGY ARCHITECTURES AND APPLICATIONS, 2002, 4626 : 226 - 237
  • [43] High-throughput data analysis.
    Rogers, D
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2002, 224 : U510 - U510
  • [44] Funding high-throughput data sharing
    Ball, CA
    Sherlock, G
    Brazma, A
    NATURE BIOTECHNOLOGY, 2004, 22 (09) : 1179 - 1183
  • [45] High-throughput technologies for gathering data
    Fortina, P.
    CLINICA CHIMICA ACTA, 2019, 493 : S755 - S755
  • [46] Novel VLSI Algorithm and Architecture with Good Quantization Properties for a High-Throughput Area Efficient Systolic Array Implementation of DCT
    Doru Florin Chiper
    Paul Ungureanu
    EURASIP Journal on Advances in Signal Processing, 2011
  • [47] Novel VLSI Algorithm and Architecture with Good Quantization Properties for a High-Throughput Area Efficient Systolic Array Implementation of DCT
    Chiper, Doru Florin
    Ungureanu, Paul
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2011,
  • [48] New matrix formulation for two-dimensional DCT/IDCT computation and its distributed-memory VLSI implementation
    Hsiao, SF
    Tseng, JM
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2002, 149 (02): : 97 - 107
  • [49] Comparison of mapping algorithms used in high-throughput sequencing: application to Ion Torrent data
    Ségolène Caboche
    Christophe Audebert
    Yves Lemoine
    David Hot
    BMC Genomics, 15
  • [50] Comparison of mapping algorithms used in high-throughput sequencing: application to Ion Torrent data
    Caboche, Segolene
    Audebert, Christophe
    Lemoine, Yves
    Hot, David
    BMC GENOMICS, 2014, 15