A novel automatic test pattern generator for asynchronous sequential digital circuits

被引:0
|
作者
Dobai, Roland [1 ]
Gramatova, Elena [1 ]
机构
[1] Slovak Acad Sci, Inst Informat, Bratislava 84507, Slovakia
关键词
Automatic test pattern generation; Asynchronous circuit; Hazard; Stuck-at fault; State justification; Sequential fault propagation; HAZARD DETECTION;
D O I
10.1016/j.mejo.2010.10.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel automatic test pattern generator (ATPG) for stuck-at faults of asynchronous sequential digital circuits is presented. The developed ATPG does not require support by any design-for-testability method nor external software tool. The shortest test sequence generation is guaranteed by breadth-first search. The contribution is unique hazard identification before the test generation process, state justification on the gate level, sequential fault propagation based on breadth-first search and stepwise composition of state graphs for sequential test generation. A new six-valued logic together with a new algorithm was developed for hazardous transition identification. The internal combinational ATPG allows to generate test patterns one by one and only if it is required by sequential test generation. The developed and implemented ATPG was tested with speed-independent and quasi-delay-insensitive benchmark circuits. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:501 / 508
页数:8
相关论文
共 50 条
  • [31] DEFINITE ASYNCHRONOUS SEQUENTIAL CIRCUITS
    BRZOZOWSKI, JA
    SINGH, S
    IEEE TRANSACTIONS ON COMPUTERS, 1968, C 17 (01) : 18 - +
  • [32] SAFE ASYNCHRONOUS SEQUENTIAL CIRCUITS
    WICKERSHAM, RS
    MAKI, GK
    IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (05) : 494 - 500
  • [33] Evolution of asynchronous sequential circuits
    Shanthi, AP
    Singaram, LK
    Parthasarathi, R
    2005 NASA/DOD CONFERENCE ON EVOLVABLE HARDWARE (EH-2005), PROCEEDINGS, 2005, : 93 - 96
  • [34] FEEDBACK IN ASYNCHRONOUS SEQUENTIAL CIRCUITS
    FRIEDMAN, AD
    IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1966, EC15 (05): : 740 - +
  • [35] HAZARDS IN ASYNCHRONOUS SEQUENTIAL CIRCUITS
    MEISEL, WS
    KASHEF, RS
    IEEE TRANSACTIONS ON COMPUTERS, 1969, C 18 (08) : 752 - &
  • [36] Deterministic test pattern generation techniques for sequential circuits
    Hamzaoglu, I
    Patel, JH
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 538 - 543
  • [37] Next Generation Test Generator (NGTG) for digital circuits
    Singer, S
    Vanetsky, L
    AUTOTESTCON '97 - IEEE SYSTEMS READINESS TECHNOLOGY CONFERENCE, 1997 IEEE AUTOTESTCON PROCEEDINGS, 1997, : 105 - 112
  • [38] An Automatic Test Pattern Generation Method for Digital Circuits Based on K-Nearest Neighbor
    Li W.
    Wang T.
    Li H.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2023, 35 (11): : 1802 - 1810
  • [39] DETECTive: Machine Learning-driven Automatic Test Pattern Prediction for Faults in Digital Circuits
    Petrolo, Vincenzo
    Medya, Sourav
    Graziano, Mariagrazia
    Pal, Debjit
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 32 - 37
  • [40] A novel asynchronous sequential logic model of central pattern generator for quadruped robot: systematic design and efficient implementation
    Komaki, Sho
    Takeda, Kentaro
    Torikai, Hiroyuki
    2021 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2021,