A compact model for analysis and design of on-chip power network with decoupling capacitors

被引:1
|
作者
Zarkesh-Ha, P [1 ]
Doniger, K [1 ]
Loh, W [1 ]
Sun, D [1 ]
Stephani, R [1 ]
Priebe, G [1 ]
机构
[1] LSI Log Corp, Device Technol Div, Milpitas, CA 95035 USA
关键词
D O I
10.1109/ICCD.2003.1240877
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A compact model for analysis and design of the power distribution network with on-chip decoupling capacitor for high-power blocks is presented. The model is applied to a high-density content addressable memory (CAM) for verification. Utilizing HSIM, a complete power system including CAM block is simulated The simulation results confirm the accuracy of the compact model, which includes transient and steady slate voltage drops in the power distribution network Utilizing the compact model, a new design space for the power distribution network is proposed For given system-level parameters, such as power supply voltage, pin inductance, and system clock frequency, the new design space helps the designer to optimize the power distribution network for high-power blocks such as CAM. In particular, it enables the designer to quantify the minimum on-chip decoupling capacitor needed Finally, the impact of system level parameters on the design space is presented It is shown that the design space shrinks with the advancing technology This imposes the light restriction for high-end technology chip designer to meet the requirements for both transient and steady state noises.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [41] Model and analysis for combined package and on-chip power grid simulation
    Panda, R
    Blaauw, D
    Chaudhry, R
    Zolotov, V
    Young, B
    Ramaraju, R
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 179 - 184
  • [42] Simultaneous switching noise and resonance analysis of on-chip power distribution network
    Bai, G
    Hajj, IN
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 163 - 168
  • [43] A fast decoupling capacitor budgeting algorithm for robust on-chip power delivery
    Fu, JJ
    Luo, ZY
    Hong, XL
    Cai, Y
    Tan, SXD
    Pan, Z
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 505 - 510
  • [44] Analysis of a Network Interface for an On-Chip Network Architecture
    Ojeda, Byron
    Saenz, Mayerly
    Alulema, Veronica
    Alulema, Darwin
    INTELLIGENT TECHNOLOGIES: DESIGN AND APPLICATIONS FOR SOCIETY, CITIS 2022, 2023, 607 : 72 - 80
  • [45] A fast decoupling capacitor budgeting algorithm for robust on-chip power delivery
    Fu, JJ
    Luo, ZY
    Hong, XL
    Cai, YC
    Tan, SXD
    Pan, Z
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (12) : 3273 - 3280
  • [46] Adaptive power management for the on-chip communication network
    Liang, Guang
    Jantsch, Axel
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 649 - +
  • [47] Design of a feasible on-chip interconnection network for a chip multiprocessor (CMP)
    Lee, Seung Eun
    Bahn, Jun Ho
    Bagherzadeh, Nader
    19TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING, PROCEEDINGS, 2007, : 211 - 218
  • [48] Accurate compact model extraction for on-chip coplanar waveguides
    Kim, T
    Li, XY
    Allstot, DJ
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 644 - 647
  • [49] An Accurate Compact Model for On-Chip Vertically Coiled Transformers
    Liu, Jun
    Sun, Lingling
    Yu, Zhiping
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (04) : 484 - 486
  • [50] A compact correlation filter for on-chip learning in a spiking neural network
    Allen, Jacob N.
    Abdel-Aty-Zohdy, Hoda S.
    Ewing, Robert L.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 733 - +