3-D stacked CMOS inverters using Pt/HfO2 on Si substrate for vertical integrated CMOS applications

被引:2
|
作者
Oh, Soon-Young [1 ]
Ahn, Chang-Geun [1 ]
Yang, Jong-Heon [1 ]
Cho, Won-Ju [2 ]
Jang, Moon-Gyu [1 ]
机构
[1] Elect & Telecommun Res Inst, Nanobio Elect Devices Team, Taejon 305350, South Korea
[2] Kwangwoon Univ, Seoul 139701, South Korea
关键词
3-D stacked; CMOS inverter; vertical integration; HfO2; Pt gate; poly-Si technology;
D O I
10.1016/j.mee.2007.12.026
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensionally stacked CMOS inverters were fabricated by using the poly-Si thin film transistor (TFT) with hafnium-oxide (HfO2) gate dielectric and Pt gate electrode. For fabrication of 3-D stacked CMOS inverters consist of poly-Si NMOS/interlayer dielectric film (ILD)/poly-Si PMOS, a reduced process temperature is necessary to avoid the degradation of NMOS at lower poly-Si layer fabricated prior to PMOS at upper poly-Si layer. The high quality of laser crystallized poly-Si film was obtained with smooth surface and excellent crystallinity. The 3-D stacked CMOS inverters fabricated by stacking the poly-Si NMOS TFT and PMOS TFT showed good output characteristics, DC voltage transfer characteristics, transient characteristics and voltage gain for applications of the vertical integrated CMOS circuits. (C) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:1206 / 1209
页数:4
相关论文
共 50 条
  • [21] CMOS Logic and Capacitorless DRAM by Stacked Oxide Semiconductor and Poly-Si Transistors for Monolithic 3-D Integration
    Wang, Ziheng
    Zheng, Liankai
    Lin, Zhiyu
    Zhao, Jinxiu
    Tang, Wei
    Feng, Linrun
    Liu, Zhe
    Li, Xuefei
    Guo, Xiaojun
    Si, Mengwei
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (08) : 4664 - 4669
  • [22] Downsizing of HfO2 layer for Pt/(Y,Yb)MnO3/HfO 2/Si structure
    Suzuki, Kazuyuki
    Nishizawa, Kaori
    Miki, Takeshi
    Kato, Kazumi
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2006, 45 (9 B): : 7332 - 7335
  • [23] Three-Dimensional stacked CMOS Inverters Using Laser-Crystallized Poly-Si TFTs
    Lee, Woo-Hyun
    Cho, Won-Ju
    Jung, Jongwan
    Oh, Soon-Young
    Ahn, Chang-Geun
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2009, 54 (05) : 1798 - 1801
  • [24] Ferroelectricity in epitaxial Y-doped HfO2 thin film integrated on Si substrate
    Lee, K.
    Lee, T. Y.
    Yang, S. M.
    Lee, D. H.
    Park, J.
    Chae, S. C.
    APPLIED PHYSICS LETTERS, 2018, 112 (20)
  • [25] CMOS Compatible Pyroelectric Applications Enabled by Doped HfO2 Films on Deep-Trench Structures
    Mart, C.
    Weinreich, W.
    Czernohorsky, M.
    Riedel, S.
    Zybell, S.
    Kuehnel, K.
    2018 48TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2018, : 130 - 133
  • [26] Scalability and reliability characteristics of CVD HfO2 gate dielectrics with HfN electrodes for advanced CMOS applications
    Kang, J. F.
    Yu, H. Y.
    Ren, C.
    Sa, N.
    Yang, H.
    Li, M. -F.
    Chan, D. S. H.
    Liu, X. Y.
    Han, R. Q.
    Kwong, D. -L.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2007, 154 (11) : H927 - H932
  • [27] Three-layer 3-D silicon system using through-Si vertical optical interconnections and Si CMOS hybrid building blocks
    Bond, Steven W.
    Vendier, Olivier
    Lee, Myunghee
    Jung, Sungyong
    Vrazel, Michael
    Lopez-Lagunas, Abelardo
    Chai, Sek
    Dagnall, Georgianna
    Brooke, Martin
    Jokerst, Nan Marie
    Wills, D. Scott
    Brown, April
    IEEE Journal on Selected Topics in Quantum Electronics, 5 (02): : 276 - 286
  • [28] CMOS Compatible Ge/Si Core/Shell Nanowire Gate-All-Around pMOSFET Integrated with HfO2/TaN Gate Stack
    Peng, J. W.
    Singh, N.
    Lo, G. Q.
    Kwong, D. L.
    Lee, S. J.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 869 - +
  • [29] A 3-D VERTICAL HALL MAGNETIC-FIELD SENSOR IN CMOS TECHNOLOGY
    PARANJAPE, M
    FILANOVSKY, I
    RISTIC, L
    SENSORS AND ACTUATORS A-PHYSICAL, 1992, 34 (01) : 9 - 14
  • [30] Substrate-Integrated Waveguide Vertical Interconnects for 3-D Integrated Circuits
    El Khatib, Bassel Youzkatli
    Djerafi, Tarek
    Wu, Ke
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (09): : 1526 - 1535