Thermal-Aware Floorplanning for Partially-Reconfigurable FPGA-based Systems

被引:0
|
作者
Pagano, Davide [1 ]
Vuka, Mikel [1 ]
Rabozzi, Marco [1 ]
Cattaneo, Riccardo [1 ]
Sciuto, Donatella [1 ]
Santambrogio, Marco D. [1 ]
机构
[1] Politecn Milan, Milan, Italy
关键词
PLACEMENT; TEMPERATURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field Programmable Gate Arrays (FPGAs) systems are being more and more frequent in high performance applications. Temperature affects both reliability and performance, therefore its optimization has become challenging for system designers. In this work we present a novel thermal aware floorplanner based on both Simulated Annealing (SA) and Mixed-Integer Linear Programming (MILP). The proposed method takes into account an accurate description of heterogeneous resources and partially reconfigurable constraints of recent FPGAs. Our major contribution is to provide a high level formulation for the problem, without resorting to low level consideration about FPGAs resources. Within our approach we combine the benefits of SA and MILP to handle both linear and non-linear optimization metrics while providing an effective exploration of the solution space. Experimental results show that, for several designs, it is possible to reduce the peak temperature by taking into account power consumption during the floorplanning stage.
引用
收藏
页码:920 / 923
页数:4
相关论文
共 50 条
  • [41] FPGA-based reconfigurable adaptive FEC
    Shimizu, K
    Uchida, J
    Miyaoka, Y
    Togawa, N
    Yanagisawa, M
    Ohtsuki, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (12) : 3036 - 3046
  • [42] Multi-objective design space exploration for system partitioning of FPGA-based Dynamic Partially Reconfigurable Systems
    Sahoo, S. S.
    Nguyen, T. D. A.
    Veeravalli, B.
    Kumar, A.
    INTEGRATION-THE VLSI JOURNAL, 2019, 67 : 95 - 107
  • [43] Reconfigurable PUFs for FPGA-based SoCs
    Gehrer, Stefan
    Sigl, Georg
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 140 - 143
  • [44] FPGA-based reconfigurable computing II
    Chang, J. Morris
    Lo, C. Dan
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (02) : IV - V
  • [45] ANYBOARD - AN FPGA-BASED, RECONFIGURABLE SYSTEM
    VANDENBOUT, DE
    MORRIS, JN
    THOMAE, D
    LABROZZI, S
    WINGO, S
    HALLMAN, D
    IEEE DESIGN & TEST OF COMPUTERS, 1992, 9 (03): : 21 - 30
  • [46] FPGA-based reconfigurable computing III
    Lo, Chia-Tien Dan
    Chang, J. Morris
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (08) : 475 - 476
  • [47] Memory-Aware Optimization of FPGA-Based Space Systems
    Wulf, Nicholas
    George, Alan D.
    Gordon-Ross, Ann
    2015 IEEE AEROSPACE CONFERENCE, 2015,
  • [48] Thermal-aware Phase-based Tuning of Embedded Systems
    Adegbija, Tosiron
    Gordon-Ross, Ann
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 279 - 284
  • [49] Run-time Mapping of Applications on FPGA-based Reconfigurable Systems
    Beretta, Ivan
    Rana, Vincenzo
    Atienza, David
    Sciuto, Donatella
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3329 - 3332
  • [50] Multi-Tenant FPGA-based Reconfigurable Systems: Attacks and Defenses
    Elnaggar, Rana
    Karri, Ramesh
    Chakrabarty, Krishnendu
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 7 - 12