Co-modeling, experimental verification, and analysis of chip-package hierarchical power distribution network

被引:3
|
作者
Park, Hyunjeong [1 ]
Kim, Hyungsoo [2 ]
Pak, Jun So [1 ]
Yoon, Changwook [1 ]
Koo, Kyoungchoul [1 ]
Kim, Joungho [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Sch EECS, Taejon 305701, South Korea
[2] Hynix Semicond Inc, Icheon Si, Kyoungki Do, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2008年 / E91C卷 / 04期
关键词
co-modeling; hierarchical power distribution network (PDN); chip and package;
D O I
10.1093/ietele/e91-c.4.595
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present and verify a new chip-package co-modeling and simulation approach for a low-noise chip-package hierarchical power distribution network (PDN) design. It is based on a hierarchical modeling to combine distributed circuit models at both chip-level PDN and package-level PDN. In particular, it includes all on- and off-chip parasitic circuit elements in the hierarchical PDN with a special consideration on on-chip decoupling capacitor design and placement inside chip. The proposed hierarchical PDN model was successfully validated with good correlations and subsequent analysis to a series of Z11 and Z21 PDN impedance measurements with a frequency range from 1 MHz to 3 GHz. Using the proposed model, we can analyze and estimate the performance of the chip-package hierarchical PDN as well as can predict the effect of high frequency electromagnetic interactions between the chip-level PDN and the package-level PDN. Furthermore, we can precisely anticipate PDN resonance frequencies, noise generation sources, and noise propagation paths through the multiple levels in the hierarchical PDN.
引用
收藏
页码:595 / 606
页数:12
相关论文
共 50 条
  • [41] Simultaneous switching noise and resonance analysis of on-chip power distribution network
    Bai, G
    Hajj, IN
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 163 - 168
  • [42] Dynamic Power and Signal Integrity Analysis for Chip-Package-Board Co-Design and Co-Simulation
    Wane, Sidina
    Kuo, An-Yu
    Dos Santos, Patrick
    EUWIT: 2009 EUROPEAN WIRELESS TECHNOLOGY CONFERENCE, 2009, : 246 - +
  • [43] Mobile AP GPU Power Distribution Network Simulation and Analysis based on Chip Power Model
    Kim, Youngwoo
    Kim, Heegon
    Cho, Jonghyun
    Kim, Joungho
    Kang, Kibum
    Yang, Taisik
    Ra, Yun
    Paik, Woohyun
    2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016, : 330 - 335
  • [44] Analysis of Entire Power Distribution System of-Chip, Package and Board for High Speed IO Design
    Hsu, Hsing-Chou
    Lin, Jack
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 89 - +
  • [45] Dynamic Power and Signal Integrity Analysis for Chip-Package-Board Co-Design and Co-Simulation
    Wane, Sidina
    Kuo, An-Yu
    Dos Santos, Patrick
    2009 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC 2009), 2009, : 527 - +
  • [46] Transient analysis of on-chip power distribution networks using equivalent circuit Modeling
    Zhu, P
    Cai, YC
    Tan, SXD
    Luo, ZY
    Hong, XL
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 63 - 68
  • [47] Failure Analysis and Experimental Verification for Through-Silicon-via Underfill Dispensing on 3-D Chip Stack Package
    Le, Fuliang
    Lee, Shi-Wei Ricky
    Lo, Jeffery C. C.
    Yang, Chaoran
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1525 - 1532
  • [48] Modeling and Analysis a of On-Die Decoupling Capacitance in the Power Delivery Network of an Integrated Chip
    Moon, Sungwook
    Lee, Seonha
    2018 IEEE SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL INTEGRITY AND POWER INTEGRITY (EMC, SI & PI), 2018, : 205 - 210
  • [49] Chip-Package-PCB Co-Design of Power Combiners in SESUB and WLCSP Technology with Re-Distribution Layers
    Thanh Vinh Dinh
    Wane, Sidina
    Lesenechal, Dominique
    Descamps, Philippe
    Leyssenne, Laurent
    Bajon, Damienne
    PROCEEDINGS OF THE 2018 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2018, : 20 - 23
  • [50] Modeling and optimization of power distribution network using response surface methodology for power integrity analysis
    Bera, Aprajita
    Mande, Sudhakar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2025, 190