A Multistage Dataflow Implementation of a Deep Convolutional Neural Network Based on FPGA For High-Speed Object Recognition

被引:0
|
作者
Li, Ning [1 ]
Takaki, Shunpei [1 ]
Tomioka, Yoichi [2 ]
Kitazawa, Hitoshi [1 ]
机构
[1] Tokyo Univ Agr & Technol, 2-24-16 Naka Cho, Koganei, Tokyo, Japan
[2] Univ Aizu Aizu Wakamatsu, Fukushima, Japan
关键词
FPGA Accelerator; Convolutional Neural Network; Image Recognition;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Deep Neural Networks (DNNs) have progressed significantly in recent years. Novel DNN methods allow tasks such as image and speech recognition to be conducted easily and efficiently, com pared with previous methods that needed to search for valid feature values or algorithms. However, DNN computations typically consume a significant amount of time and high-performance computing resources. To facilitate high-speed object recognition, this article introduces a Deep Convolutional Neural Network (DCNN) accelerator based on a field-programmable gate array (FPGA). Our hardware takes full advantage of the characteristics of convolutional calculation; this allowed us to implement all DCNN layers, from image input to classification, in a single chip. In particular, the dateflow from input to classification is uninterrupted and paralleled. As a result, our implementation achieved a speed of 409.62 giga-operations per second (GOPS), which is approximately twice as fast as the latest reported result. Furthermore, we used the same architecture to implement a Recurrent Convolutional Neural Network (RCNN), which can, in theory, provide better recognition accuracy.
引用
收藏
页码:165 / 168
页数:4
相关论文
共 50 条
  • [41] Research and Implementation of Breast Cancer Intelligent Recognition Algorithm Based on Deep Convolutional Neural Network
    Chen, Taixing
    Wang, Lidan
    Li, Yunfei
    Duan, Shukai
    2020 3RD INTERNATIONAL CONFERENCE ON COMPUTER INFORMATION SCIENCE AND APPLICATION TECHNOLOGY (CISAT) 2020, 2020, 1634
  • [42] High-Speed Ship Detection in SAR Images Based on a Grid Convolutional Neural Network
    Zhang, Tianwen
    Zhang, Xiaoling
    REMOTE SENSING, 2019, 11 (10)
  • [43] An FPGA-Based Energy-Efficient Reconfigurable Convolutional Neural Network Accelerator for Object Recognition Applications
    Li, Jixuan
    Un, Ka-Fai
    Yu, Wei-Han
    Mak, Pui-In
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3143 - 3147
  • [44] High-speed color sorting algorithm based on FPGA implementation
    Chen, Paining
    Gao, Mingyu
    Huang, Jiye
    Yang, Yuxiang
    Zeng, Yu
    2018 IEEE 27TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2018, : 235 - 239
  • [45] FPGA Based Reconfigurable Coprocessor for Deep Convolutional Neural Network Training
    Clere, Sajna Remi
    Sachin, S.
    Varghese, Kuruvilla
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 381 - 388
  • [46] Fault Diagnosis of High-speed Train Bogie Based on Deep Neural Network
    Zhang, Yuanjie
    Qin, Na
    Huang, Deqing
    Liang, Kaiwei
    IFAC PAPERSONLINE, 2019, 52 (24): : 135 - 139
  • [47] Human ear recognition based on deep convolutional neural network
    Tian Ying
    Wang Shining
    Li Wanxiang
    PROCEEDINGS OF THE 30TH CHINESE CONTROL AND DECISION CONFERENCE (2018 CCDC), 2018, : 1830 - 1835
  • [48] Traffic sign recognition based on deep convolutional neural network
    Yin S.-H.
    Deng J.-C.
    Zhang D.-W.
    Du J.-Y.
    Optoelectronics Letters, 2017, 13 (6) : 476 - 480
  • [49] Recognition of emotion in music based on deep convolutional neural network
    Rajib Sarkar
    Sombuddha Choudhury
    Saikat Dutta
    Aneek Roy
    Sanjoy Kumar Saha
    Multimedia Tools and Applications, 2020, 79 : 765 - 783
  • [50] Traffic sign recognition based on deep convolutional neural network
    尹世豪
    邓计才
    张大伟
    杜靖远
    Optoelectronics Letters, 2017, 13 (06) : 476 - 480