Harvard architecture based post processed True random number generator

被引:3
|
作者
Saranya, M. [1 ]
Revathy, M. [1 ]
Rahuman, A. Kaleel [1 ]
机构
[1] PSNA Coll Engn & Technol, Dept ECE, Dindigul, India
关键词
True Random Number Generators; FPGA; Jitter; Ring oscillator; Programmable Delay Lines;
D O I
10.1016/j.matpr.2021.04.019
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The True random number generation (TRNG) is a process which takes different physical quantities that should be non-deterministic in nature and then they are post processed to reduce potential biases in the random number generation process. The true random number generators are used in various applications like security, cryptography, computer simulation and gaming applications. This work proposed a unique and powerful approach to get random numbers on FPGA by using an unsystematic jitter of ring oscillators. In order to get wide range of variations in the oscillations and to inject jitter into the generated ring oscillator clocks, the free running oscillator rings integrate programmable delay lines (PDL). The primary advantage of the proposed true random number generator is that it regulates the resemblance between many ring oscillators and so it improves the randomness qualities by using PDL. Furthermore, a Harvard architecture based post processing unit is used to eradicate similarities in the generated random numbers. Validation of the suggested solution synthesized on Xilinx with the support of Verilog HDL, and the parameters in terms of area, delay and power are also analyzed. (c) 2021 Elsevier Ltd. All rights reserved. Selection and peer-review under responsibility of the scientific committee of the 12th National Conference on Recent Advancements in Biomedical Engineering.
引用
收藏
页码:135 / 138
页数:4
相关论文
共 50 条
  • [21] On the Theoretical Analysis of Memristor based True Random Number Generator
    Uddin, Mesbah
    Hasan, Md Sakib
    Rose, Garrett S.
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 21 - 26
  • [22] Memristor and Trivium-based true random number generator
    Kaya, Turgay
    PHYSICA A-STATISTICAL MECHANICS AND ITS APPLICATIONS, 2020, 542
  • [23] High Speed True Random Number Generator Based on FPGA
    Xu, Xiufeng
    Wang, Yuyang
    2016 INTERNATIONAL CONFERENCE ON INFORMATION SYSTEMS ENGINEERING (ICISE), 2016, : 18 - 21
  • [24] A digital-PLL-based true random number generator
    Liu, CX
    McNeill, J
    2005 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 87 - 90
  • [25] A novel true random number generator based on QCA nanocomputing
    Abutaleb, M. M.
    NANO COMMUNICATION NETWORKS, 2018, 17 : 14 - 20
  • [26] True Random Number Generator Based on Compact Chaotic Oscillator
    Jiteurtragool, Nattagit
    Wannaboon, Chatchai
    Masayoshi, Tachibana
    2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 315 - 318
  • [27] A True Random Number Generator based on a Chaotic Jerk System
    Harrison, R. Chase
    Rhea, Benjamin K.
    Ramsey, Ariel N.
    Dean, Robert N.
    Perkins, J. Edmon
    2019 IEEE SOUTHEASTCON, 2019,
  • [28] Research of True Random Number Generator Based on PLL at FPGA
    Li Dejun
    Pei Zhen
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 2432 - 2437
  • [29] An Overview of Spintronic True Random Number Generator
    Fu, Zhenxiao
    Tang, Yi
    Zhao, Xi
    Lu, Kai
    Dong, Yemin
    Shukla, Amit
    Zhu, Zhifeng
    Yang, Yumeng
    FRONTIERS IN PHYSICS, 2021, 9
  • [30] Fast compact true random number generator based on multiple sampling
    Choi, P.
    Lee, M. -K.
    Kim, D. K.
    ELECTRONICS LETTERS, 2017, 53 (13) : 841 - 842