A Pipelined Noise-Shaping SAR ADC Using Ring Amplifier

被引:2
|
作者
Lee, Juyong [1 ]
Lee, Seungjun [1 ]
Kim, Kihyun [1 ]
Chae, Hyungil [1 ]
机构
[1] Konkuk Univ, Dept Elect & Elect Engn, Seoul 05029, South Korea
基金
新加坡国家研究基金会;
关键词
analog-to-digital converter; noise-shaping; pipelined SAR ADC; pipelined noise-shaping SAR ADC; ring amplifier; filter mismatch; DB SNDR; MW;
D O I
10.3390/electronics10161968
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, a pipelined noise-shaping successive-approximation register analog-to-digital converter (PLNS-SAR ADC) structure was proposed to achieve high resolution and to be free from comparator design requirements. The inter-stage amplifier and integrator of the PLNS-SAR ADC were implemented through a ring amplifier with high gain and speed. The ring amplifier was designed to improve power efficiency and be tolerant to process-voltage-temperature (PVT) variation, and uses a single loop common-mode feedback (CMFB) circuit. By processing residual signals with a single ring amplifier, power efficiency can be maximized, and a low-power system with 30% lower power consumption than that of a conventional PLNS-SAR ADC is implemented. With a high-gain ring amplifier, noise leakage is greatly suppressed, and a structure can be implemented that is tolerant of mismatches between the analog loop and digital correction filters. The measured signal to noise distortion ratio (SNDR) is 70 dB for a 5.15 MHz bandwidth (BW) at a 72 MS/s sampling rate (Fs) with an oversampling ratio (OSR) of 7, and the power consumption is 2.4 mW. The FoM(S)(,)(SNDR) (= SNDR + 10 log(10)BW/Power) is 163.5 dB. The proposed structure in this study can achieve high resolution and wide BW with good power efficiency, without a filter calibration process, through the use of a ring amplifier in the PLNS-SAR ADC.
引用
收藏
页数:15
相关论文
共 50 条
  • [31] Inverter-based noise-shaping SAR ADC for low-power applications
    Badawy, Ali
    Ismail, Ayman
    MICROELECTRONICS JOURNAL, 2024, 144
  • [32] NOISE SHAPING IN SAR ADC
    Osipov, Dmitry
    Gusev, Aleksandr
    Shumikhin, Vitaly
    Paul, Steffen
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2020, 33 (01) : 15 - 26
  • [33] Conception and Simulation of a 2-Then-1-Bit/Cycle Noise-Shaping SAR ADC
    Kim, Kihyun
    Oh, Sein
    Chae, Hyungil
    ELECTRONICS, 2021, 10 (20)
  • [34] A noise-shaping SAR ADC for energy limited applications in 90 nm CMOS technology
    Inanlou, Reza
    Shahghasemi, Mohsen
    Yavari, Mohammad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (02) : 257 - 269
  • [35] An intermediate frequency reconfigurable bandpass noise-shaping SAR ADC for IoT and mobile application
    Kim, Jonghyun
    Oh, Younggyun
    Chae, Hyungil
    ELECTRONICS LETTERS, 2023, 59 (18)
  • [36] OTA-Free 1-1 MASH ADC Using Fully Passive Noise-Shaping SAR & VCO ADC
    Chandrasekaran, Sanjeev Tannirkulam
    Bhanushali, Sumukh Prashant
    Pietri, Stefano
    Sanyal, Arindam
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (04) : 1100 - 1111
  • [37] A 80dB DR 6MHz Bandwidth Pipelined Noise-Shaping SAR ADC with 1-2 MASH structure
    Oh, Sein
    Oh, Younggyun
    Lee, Juyoung
    Kim, Kihyun
    Lee, Seungjun
    Kim, Jintae
    Chae, Hyungil
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [38] A First-Order Noise-Shaping SAR ADC with PVT-Insensitive Closed-Loop Dynamic Amplifier and Two CDACs
    Nam, Jaehyeon
    Hwang, Youngha
    Kim, Junhyung
    Kim, Jiwoo
    Park, Sang-Gyu
    ELECTRONICS, 2024, 13 (09)
  • [39] A 12b-ENOB 61μW Noise-Shaping SAR ADC with a Passive Integrator
    Guo, Wenjuan
    Sun, Nan
    ESSCIRC CONFERENCE 2016, 2016, : 405 - 408
  • [40] A 68 dB SNDR Compiled Noise-Shaping SAR ADC With On-Chip CDAC Calibration
    Garvik, Harald
    Wulff, Carsten
    Ytterdal, Trond
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 193 - 194