A configurable processor synthesis system

被引:16
|
作者
Gay, Wanda [1 ]
Gloster, Clay, Jr. [1 ]
机构
[1] Howard Univ, Dept Elect & Comp Engn, Washington, DC 20059 USA
关键词
D O I
10.1109/FCCM.2007.43
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a Configurable Digital Signal Processor Synthesis (CPS) System that produces a library of high-performance processors wherein each processor executes a specific digital signal processing (DSP) algorithm. Each processor contains a small instruction set and implements a particular application. These algorithm specific DSPs (ASDSPs) are used to alleviate bottlenecks in software by replacing computationally intense portions of a high level DSP algorithm with custom hardware. Each ASDSP generated by the CPS system is individually loaded into a commercially available configurable system. A library of algorithm specific DSPs for a sample application set of fundamental complex arithmetic modules is generated using the CPS system. The resulting library of floating point processors is implemented on a Firebird FPGA board containing a Virtex XCV2000E FPGA part. The results are compared with a comparable software algorithm implemented on a 2.79 GHz Pentium IV general purpose processor. This comparison shows that, despite having a clock speed that is an order of magnitude slower than the microprocessor (54MHZ versus 2.79 GHZ), the proposed ASDSP ran an order of magnitude (13X) faster than the microprocessor implementation in the best case.
引用
收藏
页码:331 / +
页数:2
相关论文
共 50 条
  • [1] A bus architecture centric configurable processor system
    Winegarden, S
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 627 - 630
  • [2] Configurable processor cores empower system designers
    Levy, M
    Conner, M
    EDN, 2000, 45 (21) : 117 - +
  • [3] A Configurable FFT Processor
    He Jing
    Ma Lanjuan
    Xu Xinyu
    ICWMMN 2010, PROCEEDINGS, 2010, : 246 - 249
  • [4] Hybrid System Level Modeling and Implementation of Configurable Processor for SoC
    Guo Wei
    Wei Jizeng
    Ma Zijiao
    Wang Zhenghua
    Liu Zhuangli
    CHINESE JOURNAL OF ELECTRONICS, 2010, 19 (02): : 237 - 240
  • [5] Verification of a configurable processor core for system-on-a-chip designs
    Shen, HH
    Zhang, H
    Xu, T
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 894 - 897
  • [6] Configurable Fault-Tolerance for a Configurable VLIW Processor
    Anjam, Fakhar
    Wong, Stephan
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2013, 7806 : 167 - 178
  • [7] Verification of configurable processor cores
    Puig-Medina, M
    Ezer, G
    Konas, P
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 426 - 431
  • [8] Xtensa: A configurable and extensible processor
    Gonzalez, RE
    IEEE MICRO, 2000, 20 (02) : 60 - 70
  • [9] FFT Processor IP Cores synthesis on the base of configurable pipeline architecture
    Melnyk, A
    Dunets, B
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2003, : 211 - 213
  • [10] Development of Image Recognition Processor Based on Configurable Processor
    Miyamori, Takashi
    Tanabe, Jun
    Taniguchi, Yasuhiro
    Furukawa, Kenji
    Kozakaya, Tatsuo
    Nakai, Hiroaki
    Miyamoto, Yukimasa
    Maeda, Ken-ichi
    Matsui, Masataka
    JOURNAL OF ROBOTICS AND MECHATRONICS, 2005, 17 (04) : 437 - 446