A low-power integrated circuit for remote speech recognition

被引:1
|
作者
Borgatti, M [1 ]
Felici, M [1 ]
Ferrari, A [1 ]
Guerrieri, R [1 ]
机构
[1] Univ Bologna, DEIS, I-40136 Bologna, Italy
关键词
CMOS digital integrated circuits; digital signal processors; low-power circuits; low-voltage circuits; speech analysis; speech recognition;
D O I
10.1109/4.701266
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a low-power, low-voltage speech processing system is presented. The system is intended to be used in remote speech recognition applications where feature extraction is performed on terminal and high-complexity recognition tasks are moved to a remote server accessed through a radio link. The proposed system is based on a CMOS feature extraction chip for speech recognition that computes 15 cepstrum parameters, each 8 ms, and dissipates 30 mu W at 0.9-V supply. Single-cell battery operation is achieved. Processing relies on a novel feature extraction algorithm using 1-bit A/D conversion of the input speech signal. The chip has been implemented as a gate array in a standard 0.5-mu m, three-metal CMOS technology. The average energy required to process a single word of the TI46 speech corpus is 10 mu J. It achieves recognition rates over 98% in isolated-word speech recognition tasks.
引用
收藏
页码:1082 / 1089
页数:8
相关论文
共 50 条
  • [41] A low-power closed-loop duty-cycle correction integrated circuit
    Tajizadegan, R.
    Abrishamifar, A.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 173 - 175
  • [42] A LOW-POWER BIPOLAR AMPLIFIER INTEGRATED-CIRCUIT FOR THE ZEUS SILICON STRIP SYSTEM
    BARBERIS, E
    CARTIGLIA, N
    DORFAN, DE
    SPENCER, E
    NUCLEAR PHYSICS B, 1993, : 513 - 518
  • [43] A Low-Power 32-Channel Digitally Programmable Neural Recording Integrated Circuit
    Wattanapanitch, Woradorn
    Sarpeshkar, Rahul
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2011, 5 (06) : 592 - 602
  • [44] A low-power integrated circuit for a wireless 100-electrode neural recording system
    Harrison, Reid R.
    Watkins, Paul T.
    Kier, Ryan J.
    Lovejoy, Robert O.
    Black, Daniel J.
    Greger, Bradley
    Solzbacher, Florian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) : 123 - 133
  • [45] A Low-Power Integrated Circuit for Interaural Time Delay Estimation Without Delay Lines
    Chacon-Rodriguez, A.
    Martin-Pirchio, F.
    Sanudo, S.
    Julian, P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (07) : 575 - 579
  • [46] A Low-Power Integrated Circuit for Analog Spike Detection and Sorting in Neural Prosthesis Systems
    Bonfanti, A.
    Borghi, T.
    Gusmeroli, R.
    Zambra, G.
    Oliyink, A.
    Fadiga, L.
    Spinelli, A. S.
    Baranauskas, G.
    2008 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE - INTELLIGENT BIOMEDICAL SYSTEMS (BIOCAS), 2008, : 257 - +
  • [47] A LOW-POWER INTEGRATED CIRCUIT FOR ANALOG SPIKE DETECTION AND SORTING IN NEURAL PROSTHESIS SYSTEMS
    Bonfanti, A.
    Borghi, T.
    Gusmeroli, R.
    Zambra, G.
    Spinelli, A. S.
    Oliynyk, A.
    Fadiga, L.
    Baranauskas, G.
    BIODEVICES 2009: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON BIOMEDICAL ELECTRONICS AND DEVICES, 2009, : 67 - +
  • [48] Low-Power Image Recognition Challenge
    Lu, Yung-Hsiang
    Berg, Alexander C.
    Chen, Yiran
    AI MAGAZINE, 2018, 39 (02) : 87 - 88
  • [49] Low-Power Image Recognition Challenge
    Gauen, Kent
    Rangan, Rohit
    Mohan, Anup
    Lu, Yung-Hsiang
    Liu, Wei
    Berg, Alexander C.
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 99 - 104
  • [50] Low-power integrated aircraft generator
    Junliang, Tan
    Zhou, Xingsheng
    Nanjing Hangkong Hangtian Daxue Xuebao/Journal of Nanjing University of Aeronautics and Astronautics, 1994, 26 (03): : 351 - 359