Logic Masking for SET Mitigation Using Approximate Logic Circuits

被引:0
|
作者
Sanchez-Clemente, A. [1 ]
Entrena, L. [1 ]
Garcia-Valderas, M. [1 ]
Lopez-Ongil, C. [1 ]
机构
[1] Univ Carlos III Madrid, Dept Elect Technol, Madrid, Spain
关键词
Single-Event Transient; Soft error; Error detection and correction; Approximate circuit; testability; ERROR FAILURE RATE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Logic masking approaches for Single-Event Transient (SET) mitigation use hardware redundancy to mask the propagation of SET effects. Conventional techniques, such as Triple-Modular Redundancy (TMR), can guarantee full fault coverage, but they also introduce very large overheads. Alternatively, approximate logic circuits can provide the necessary flexibility to find an optimal balance between error coverage and overheads. In this work, we propose a new approach to build approximate logic circuits driven by testability estimations. Using the concept of unate functions, approximations are performed in lines with low testability in order to minimize the impact on error coverage. The proposed approach is scalable and can provide a variety of solutions for different trade-offs between error coverage and overheads.
引用
收藏
页码:176 / 181
页数:6
相关论文
共 50 条
  • [21] Masking timing errors on speed-paths in logic circuits
    Choudhury, Mihir R.
    Mohanram, Kartik
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 87 - 92
  • [22] Optical logic circuits using double controlled logic gate
    Chattopadhyay, Tanay
    IET OPTOELECTRONICS, 2013, 7 (05) : 99 - 109
  • [23] MINIMIZATION OF TERNARY LOGIC AND COMPLETE SET OF INTEGRABLE CIRCUITS
    BITRAN, M
    STRUTT, MJO
    ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK, 1971, 25 (08): : 387 - &
  • [24] Implementation Aspects of Logic Functions using Single Electron Threshold Logic Gates and Hybrid SET-MOS Circuits
    Jain, Amit
    Ghosh, Arpita
    Singh, N. Basanta
    Sarkar, Subir Kumar
    IETE JOURNAL OF RESEARCH, 2016, 62 (04) : 479 - 487
  • [25] Learning Boolean Circuits from Examples for Approximate Logic Synthesis
    Boroumand, Sina
    Bouganis, Christos-Savvas
    Constantinides, George A.
    2021 26TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2021, : 524 - 529
  • [26] Logic cloning based approximate signed multiplication circuits for FPGA
    Kulkarni, Abhinav
    Ouameur, Messaoud Ahmed
    Massicotte, Daniel
    MICROELECTRONICS JOURNAL, 2024, 145
  • [27] Approximate Adder Circuits Using Clocked CMOS Adiabatic Logic (CCAL) for IoT Applications
    Terrell, Cole
    Thapliyal, Himanshu
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2020, : 11 - 14
  • [28] A Robust Algorithm for Pessimistic Analysis of Logic Masking Effects in Combinational Circuits
    Takata, Taiga
    Matsunaga, Yusuke
    2011 IEEE 17TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2011,
  • [29] A robust algorithm for pessimistic analysis of logic masking effects in combinational circuits
    Takata, Taiga
    Matsunaga, Yusuke
    IPSJ Transactions on System LSI Design Methodology, 2012, 5 : 55 - 62
  • [30] Soft Set Based Approximate Reasoning: A Quantitative Logic Approach
    Feng, Feng
    Li, Yong-ming
    Li, Chang-xing
    Han, Bang-he
    QUANTITATIVE LOGIC AND SOFT COMPUTING 2010, VOL 2, 2010, 82 : 245 - +