Logic Masking for SET Mitigation Using Approximate Logic Circuits

被引:0
|
作者
Sanchez-Clemente, A. [1 ]
Entrena, L. [1 ]
Garcia-Valderas, M. [1 ]
Lopez-Ongil, C. [1 ]
机构
[1] Univ Carlos III Madrid, Dept Elect Technol, Madrid, Spain
关键词
Single-Event Transient; Soft error; Error detection and correction; Approximate circuit; testability; ERROR FAILURE RATE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Logic masking approaches for Single-Event Transient (SET) mitigation use hardware redundancy to mask the propagation of SET effects. Conventional techniques, such as Triple-Modular Redundancy (TMR), can guarantee full fault coverage, but they also introduce very large overheads. Alternatively, approximate logic circuits can provide the necessary flexibility to find an optimal balance between error coverage and overheads. In this work, we propose a new approach to build approximate logic circuits driven by testability estimations. Using the concept of unate functions, approximations are performed in lines with low testability in order to minimize the impact on error coverage. The proposed approach is scalable and can provide a variety of solutions for different trade-offs between error coverage and overheads.
引用
收藏
页码:176 / 181
页数:6
相关论文
共 50 条
  • [1] Low Cost Concurrent Error Masking Using Approximate Logic Circuits
    Choudhury, Mihir R.
    Mohanram, Kartik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (08) : 1163 - 1176
  • [2] Error Masking With Approximate Logic Circuits Using Dynamic Probability Estimations
    Sanchez-Clemente, A.
    Entrena, L.
    Garcia-Valderas, M.
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 134 - 139
  • [3] Optimal soft error mitigation in wireless communication using approximate logic circuits
    Anajemba, Joseph Henry
    Ansere, James Adu
    Sam, Frederick
    Iwendi, Celestine
    Srivastava, Gautam
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30
  • [4] Error Mitigation Using Approximate Logic Circuits: A Comparison of Probabilistic and Evolutionary Approaches
    Sanchez-Clemente, Antonio J.
    Entrena, Luis
    Hrbacek, Radek
    Sekanina, Lukas
    IEEE TRANSACTIONS ON RELIABILITY, 2016, 65 (04) : 1871 - 1883
  • [5] Logic Synthesis of Approximate Circuits
    Venkataramani, Swagath
    Kozhikkottu, Vivek J.
    Sabne, Amit
    Roy, Kaushik
    Raghunathan, Anand
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (10) : 2503 - 2515
  • [6] FAULT MASKING IN COMBINATIONAL LOGIC CIRCUITS
    DIAS, FJO
    IEEE TRANSACTIONS ON COMPUTERS, 1975, C 24 (05) : 476 - 482
  • [7] Partial TMR in FPGAs using Approximate Logic Circuits
    Sanchez-Clemente, A.
    Entrena, L.
    Garcia-Valderas, M.
    2015 15TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2015,
  • [8] Partial TMR in FPGAs Using Approximate Logic Circuits
    Sanchez-Clemente, A. J.
    Entrena, L.
    Garcia-Valderas, M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (04) : 2233 - 2240
  • [9] On the Limitations of Logic Locking the Approximate Circuits
    Nayak, Kartik
    Upadhyaya, Devanshi
    Regazzoni, Francesco
    Polian, Ilia
    2022 ASIAN HARDWARE ORIENTED SECURITY AND TRUST SYMPOSIUM (ASIANHOST), 2022,
  • [10] DETECTION AND MASKING OF TROJAN CIRCUITS IN SEQUENTIAL LOGIC
    Matrosova, Anjela Yu.
    Mitrofanov, Evgeny V.
    Ostanin, Sergey A.
    Butorina, Nataly B.
    Pahomova, Elena G.
    Shulga, Sergey A.
    VESTNIK TOMSKOGO GOSUDARSTVENNOGO UNIVERSITETA-UPRAVLENIE VYCHISLITELNAJA TEHNIKA I INFORMATIKA-TOMSK STATE UNIVERSITY JOURNAL OF CONTROL AND COMPUTER SCIENCE, 2018, (42): : 89 - 98