SOI photonic technology for Defense and security

被引:0
|
作者
Chan, James [1 ]
Dutt, Raj [1 ]
机构
[1] APIC Corp, 5800 Uplander Way, Culver City, CA 90230 USA
关键词
SOI; HIP; HIPE; AWG; TOS; WDMA; OADM; OCDMA; biosensor;
D O I
10.1117/12.673574
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
APIC (Advanced Photonics Integrated Circuits) Corporation is engaged in the research, development, and production of highly integrated photonic (HIP) and highly integrated photonic and electronic (HIPE) chip technology for a variety of defense and homeland security applications. This technology allows for significantly reduced chip size while also eliminating numerous pigtails and interconnects, thereby improving system reliability while reducing cost. NPIC's Mid-Pacific Photonics Prototyping Facility (M3PF) is a Navy-funded 6 '' and 8 '' silicon-on-insulator (SOI) photonic prototyping facility that was constructed specifically to meet this need. Among other high-tech equipment, M3PF is equipped with a high-resolution ASML QML stepper, a lithography tool that is capable of achieving 0.25 mu m resolution with a field size of 22 min by 32.5 mm. APIC is developing processing techniques for fiber-compatible core-size waveguides as well as for complementary metal-oxide semiconductor (CMOS)compatible core-size waveguides. In this paper, APIC's SOI photonic technology and M3PF capabilities will be described in detail. In addition, processed chips and their performance and applications will be discussed to demonstrate the efficacy of M3PF. APIC's additional processing capabilities-such as wafer bonding for heterogeneous integration processing, which plays a key role in HIPE chip implementation-will be described as well.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] III-V/Si Low Temperature Direct Bonding Technology for Photonic Device Integration on SOI
    Nishiyama, Nobuhiko
    Hayashi, Yusuke
    Suzuki, Junichi
    Arai, Shigehisa
    2017 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM), 2017, : 44 - 45
  • [32] Modelling of photonic crystals for the design of photonic device based on SOI substrate
    F. Abdelmalek
    W. Aroua
    H. Bouchriha
    Optical and Quantum Electronics, 2003, 35 : 1245 - 1256
  • [33] Modelling of photonic crystals for the design of photonic device based on SOI substrate
    Abdelmalek, F
    Aroua, W
    Bouchriha, H
    OPTICAL AND QUANTUM ELECTRONICS, 2003, 35 (14) : 1245 - 1256
  • [34] Photonic crystal microcavities in SOI photonic wires for WDM filter applications
    Kuhlow, Berndt
    Przyrembel, Georges
    Schlueter, Stephanie
    Fuerst, Walter
    Steingrueber, Ralf
    Weimann, Christiane
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2007, 25 (01) : 421 - 431
  • [35] DEFENSE AND INTERNATIONAL SECURITY
    BRACKEN, J
    OPERATIONS RESEARCH, 1983, 31 (01) : 16 - 16
  • [36] NATIONAL SECURITY AND DEFENSE
    Dussan Hernandez, Omar
    PROLEGOMENOS-DERECHOS Y VALORES, 2005, 8 (15): : 104 - 122
  • [37] Nanosensors for defense and security
    Woolard, Dwight L.
    Trew, Robert J.
    Polla, Dennis L.
    Stroscio, Michael A.
    Varshney, Usha
    Jensen, Janet
    Jensen, James O.
    Lugli, Paolo O.
    Aono, Masakazu
    IEEE SENSORS JOURNAL, 2008, 8 (5-6) : 641 - 646
  • [38] Graphene for Defense and Security
    Meghea, Aurelia
    MRS BULLETIN, 2018, 43 (07) : 556 - 556
  • [39] Engineered SOI slot photonic crystal waveguides
    Caer, Charles
    Le Roux, Xavier
    Vivien, Laurent
    Cassan, Eric
    ACTIVE PHOTONIC MATERIALS V, 2013, 8808
  • [40] SOI is foundation for photonic-crystal waveguide
    Anon
    Laser Focus World, 2001, 37 (11):