共 50 条
Ge oxide scavenging and gate stack nitridation for strained Si0.7Ge0.3 pFinFETs enabling 35% higher mobility than Si
被引:10
|作者:
Arimura, H.
[1
]
Wostyn, K.
[1
]
Ragnarsson, L. -A.
[1
]
Capogreco, E.
[1
]
Chasin, A.
[1
]
Conard, T.
[1
]
Brus, S.
[1
]
Favia, P.
[1
]
Franco, J.
[1
]
Mitard, J.
[1
]
Demuynck, S.
[1
]
Horiguchi, N.
[1
]
机构:
[1] IMEC, Leuven, Belgium
关键词:
D O I:
10.1109/iedm19573.2019.8993467
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
We demonstrate multiple ways to reduce the D-IT of Si-cap-free low-Ge-content (25-30%) SiGe gate stack. The D-IT is reduced by i) Ge oxide scavenging via Ge condensation or by the work function metal (WFM), ii) nitridation of gate dielectrics and iii) optimized high-pressure anneal (HPA). A moderate nitridation of the interface layer (IL) is beneficial in EOT and D-IT reduction, while nitridation of the HfO2 dramatically reduces D-IT by negating an ALD TiN-induced D-IT increase. The optimized gate stack is evaluated in 8-nm-wide strained Si0.7Ge0.3 pFinFETs integrated on 300 mm Si wafers, for which a 35% improvement in high-field mobility is demonstrated as compared to Si pFinFET counterparts.
引用
收藏
页数:4
相关论文