Formal Verification of a Transistor PCell

被引:0
|
作者
Langner, Kerstin [1 ]
Scheible, Juergen [1 ]
机构
[1] Reutlingen Univ, Robert Bosch Ctr Power Elect, Reutlingen, Germany
来源
2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME) | 2017年
关键词
Layout generator; PCell; formal verification; DRC compliance;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Layout generators, commonly denoted as PCells (parameterized cells), play an important role in the layout design of analog ICs (integrated circuits). PCells can automatically create parts of a layout, whose properties are controlled by the PCell parameters. Any layout, whether hand-crafted or automatically generated, has to be verified against design rules using a DRC (design rule check) in order to assure proper functionality and producibility. Due to the growing complexity of today's PCells it would be beneficial if a PCell itself could be ensured to produce DRC clean layouts for any allowed parameter values, i.e. a formal verification of the PCell's code rather than checking all possible instances of the PCell. In this paper we demonstrate the feasibility of such a formal PCell verification for a simple NMOS transistor PCell. The set from which the parameter values can be chosen was found during the verification process.
引用
收藏
页码:205 / 208
页数:4
相关论文
共 50 条
  • [41] Formal Verification of Operational Transformation
    Liu, Yang
    Xu, Yi
    Zhang, Shao Jie
    Sun, Chengzheng
    FM 2014: FORMAL METHODS, 2014, 8442 : 432 - 448
  • [42] Formal Verification of Unsatisfiability Results
    Heule, Marijn J. H.
    PROCEEDINGS OF THE 2018 18TH CONFERENCE ON FORMAL METHODS IN COMPUTER AIDED DESIGN (FMCAD), 2018, : 2 - 2
  • [43] Formal Verification of the Sumcheck Protocol
    Bosshard, Azucena Garvia
    Bootle, Jonathan
    Sprenger, Christoph
    2024 IEEE 37TH COMPUTER SECURITY FOUNDATIONS SYMPOSIUM, CSF 2024, 2024, : 605 - 619
  • [44] Formal verification of digital systems
    Swamy, G
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 213 - 217
  • [45] Modeling and formal verification of IMPP
    Khan, S
    Waheed, A
    SERP'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING RESEARCH AND PRACTICE, VOLS 1 AND 2, 2003, : 522 - 528
  • [46] FORMAL MODELING AND VERIFICATION OF MICROPROCESSORS
    WINDLEY, PJ
    IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (01) : 54 - 72
  • [47] Formal verification of stabilizing systems
    Siegel, M
    FORMAL TECHNIQUES IN REAL-TIME AND FAULT-TOLERANT SYSTEMS, 1998, 1486 : 158 - 172
  • [48] Formal Verification of Differential Privacy
    Gaboardi, Marco
    PLAS'18: PROCEEDINGS OF THE 13TH WORKSHOP ON PROGRAMMING LANGUAGES AND ANALYSIS FOR SECURITY, 2018, : 1 - 1
  • [49] Industrial experience with formal verification
    Payer, Michael
    IT - Information Technology, 2001, 43 (01): : 16 - 21
  • [50] On combining formal and informal verification
    Yuan, J
    Shen, J
    Abraham, J
    Aziz, A
    COMPUTER AIDED VERIFICATION, 1997, 1254 : 376 - 387