Real Time All Intra HEVC HD Encoder on FPGA

被引:0
|
作者
Atapattu, Sachille [1 ]
Liyanage, Namitha [1 ]
Menuka, Nisal [1 ]
Perera, Ishantha [1 ]
Pasqual, Ajith [1 ]
机构
[1] Univ Moratuwa, Dept Elect & Telecommun Engn, Moratuwa, Sri Lanka
关键词
high efficiency video coding; video coding on fpga; intra coding; early CU partitioning; early mode decision; low latency encoding; ARCHITECTURE; PREDICTION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Higher compression efficiency in HEVC encoders comes with increased computational complexity, making real time encoding of high resolution videos a challenging task. This challenge can be addressed by software, yet hardware solutions are more appealing due to their superior performance and low power consumption. This paper presents an FPGA based hardware implementation of an all intra HEVC encoder, which can encode 8 bits per sample, 1920x1080 resolution, 30 frames per second raw video, that is viable in real time even at low operating frequencies. A major obstacle to real time encoding in available architectures is the dependency created by reference generation. Moreover, each coding unit (CU) has to be processed in multiple configurations to determine the most efficient split and prediction mode representation, based on the bit stream generated. We propose a new three stage architecture to reduce these dependencies and increase parallelism. Feedback needed for CU split and prediction direction decision from binarization is avoided by a Hadamard based early decision method. Feedback constrained coefficient and reconstruction derivation module exploits several optimization techniques. All modules can operate at 200 MHz and the encoder can achieve real time encoding with a minimum operating frequency of 140 MHz. The design consumes 83K LUTs, 28K registers, and 34 DSPs when implemented on Xilinx Zynq ZC706.
引用
收藏
页码:191 / 195
页数:5
相关论文
共 50 条
  • [31] An Efficient Parallel Execution for Intra Prediction in HEVC Video Encoder
    Dam Minh Tung
    Tran Le Thang Dong
    Tran Thien Anh
    2014 INTERNATIONAL CONFERENCE ON COMPUTING, MANAGEMENT AND TELECOMMUNICATIONS (COMMANTEL), 2014, : 233 - 238
  • [32] Demo: UHD Live video streaming with a real-time scalable HEVC encoder
    Parois, Ronan
    Hamidouche, Wassim
    Mora, Elie Gabriel
    Raulet, Mickael
    Deforges, Olivier
    PROCEEDINGS OF THE 2016 CONFERENCE ON DESIGN AND ARCHITECTURES FOR SIGNAL & IMAGE PROCESSING, 2016, : 235 - 236
  • [33] AVX2-OPTIMIZED KVAZAAR HEVC INTRA ENCODER
    Lemmetti, Ari
    Koivula, Ari
    Viitanen, Marko
    Vanne, Jarno
    Hamalainen, Timo D.
    2016 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2016, : 549 - 553
  • [34] Real-time UHD Scalable multi-layer HEVC encoder architecture
    Parois, Ronan
    Hamidouche, Wassim
    Mora, Elie Gabriel
    Raulet, Mickael
    Deforges, Olivier
    2016 24TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2016, : 1298 - 1302
  • [35] An Effective Post Quantization Rate Estimation for HEVC Intra Encoder
    Cao, Hongbin
    Wang, Ronggang
    Wang, Zhenyu
    Li, Ge
    Wang, Wenmin
    2016 30TH ANNIVERSARY OF VISUAL COMMUNICATION AND IMAGE PROCESSING (VCIP), 2016,
  • [36] A Fast CU Size Decision Algorithm for the HEVC Intra Encoder
    Min, Biao
    Cheung, Ray C. C.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2015, 25 (05) : 892 - 896
  • [37] HEVC INTRA CODING OF ULTRA HD VIDEO WITH REDUCED COMPLEXITY
    Dhollande, Nicolas
    Le Meur, Olivier
    Guillemot, Christine
    2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 4122 - 4126
  • [38] FPGA Implementation of Full HD Real-time Depth Estimation
    Li, Hejian
    An, Ping
    Teng, Guowei
    Zhang, Zhaoyang
    2014 IEEE FOURTH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS BERLIN (ICCE-BERLIN), 2014, : 249 - 253
  • [39] Algorithm and Architecture Design of the H.265/HEVC Intra Encoder
    Pastuszak, Grzegorz
    Abramowski, Andrzej
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2016, 26 (01) : 210 - 222
  • [40] Convolutional neural network based low complexity HEVC intra encoder
    Zixi Wang
    Fan Li
    Multimedia Tools and Applications, 2021, 80 : 2441 - 2460