Vertically self-aligned buried junction formation for ultrahigh-density DRAM applications

被引:1
|
作者
Beintner, J [1 ]
Li, Y
Knorr, A
Chidambarrao, D
Voigt, P
Divakaruni, R
Pöchmüller, P
Bronner, G
机构
[1] IBM Corp, Thomas J Watson Res Ctr, SRDC, Div Res, Yorktown Hts, NY 10598 USA
[2] IBM Corp, SRDC, Microelect Div, Fishkill, NY 12533 USA
[3] Int Sematech, Austin, TX 78741 USA
[4] Infineon Technol, Memory Prod Div, D-81541 Munich, Germany
关键词
dynamic random access memory (DRAM); floating-body effect; retention time; shallow junctions; solid-phase diffusion (SPD); vertical transistor;
D O I
10.1109/LED.2004.826512
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we present a novel junction integration scheme that enables vertical transistors to have high performance, low leakage, and easy scalability. Controlled solid-phase diffusion is used to form the vertically self-aligned buried strap junction of the vertical transistor. The electric field at the capacitor node junction is carefully optimized by creating a graded junction profile, resulted from a combination of out-diffusion from Arsenic-doped poly-silicon and Phosphorus-doped oxide. The Phosphorus-doped oxide serves as the dopant source for the vertical lightly doped drain, as well as the spacer for the high dose junctions. Integration of the self-aligned junctions into a vertical transistor dynamic random access memory (DRAM) process flow is presented. Significant improvement in the retention characteristics of a 256-Mb DRAM product confirms the applicability of this newly developed junction integration scheme for future DRAM generations.
引用
收藏
页码:259 / 261
页数:3
相关论文
共 50 条
  • [21] High yielding self-aligned contact process for a 0.150-μm DRAM technology
    Rupp, TS
    Dobuzinsky, D
    Lu, ZJ
    Sardesai, VY
    Liu, HY
    Maldei, M
    Faltermeier, J
    Gambino, J
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2002, 15 (02) : 223 - 228
  • [22] Nanopore chip with self-aligned transverse tunneling junction for DNA detection
    Wang, Yuan
    Sadar, Joshua
    Tsao, Ching-Wei
    Mukherjee, Sanjana
    Qing, Quan
    BIOSENSORS & BIOELECTRONICS, 2021, 193
  • [23] Scalable fabrication of high performance graphene FETs with self-aligned buried gates
    Wang, Yanjie
    Huang, Bo-Chao
    Zhang, Ming
    Miao, Congqin
    Xie, Ya-Hong
    Woo, Jason C. S.
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 347 - 350
  • [24] Nanoscale silicon fluidic transfer for ultrahigh-density self-assembled integration
    Ishihara, Shoji
    Tanabe, Katsuaki
    NANO EXPRESS, 2020, 1 (01):
  • [25] A fully printable, self-aligned and planarized stacked capacitor DRAM cell technology for 1Gbit DRAM and beyond
    Kohyama, Y
    Ozaki, T
    Yoshida, S
    Ishibashi, Y
    Nitta, H
    Inoue, S
    Nakamura, K
    Aoyama, T
    Imai, K
    Hayasaka, N
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 17 - 18
  • [26] STABLE, SELF-ALIGNED TINXOY/TISI2 CONTACT FORMATION FOR SUBMICRON DEVICE APPLICATIONS
    KU, YH
    LOUIS, E
    SHIH, DK
    LEE, SK
    KWONG, DL
    ALVI, NS
    APPLIED PHYSICS LETTERS, 1987, 50 (22) : 1598 - 1600
  • [27] LOSS OF TITANIUM DURING FORMATION OF SELF-ALIGNED TITANIUM SILICIDE
    JONGSTE, JF
    PRINS, FE
    JANSSEN, GCAM
    MATERIALS LETTERS, 1989, 8 (08) : 273 - 277
  • [28] SELF-ALIGNED ALINAS/GAINASHBTS FOR DIGITAL IC-APPLICATIONS
    TANAKA, S
    FURUKAWA, A
    BABA, T
    OHTA, K
    MADIHIAN, M
    HONJO, K
    ELECTRONICS LETTERS, 1988, 24 (14) : 872 - 873
  • [29] FORMATION OF SELF-ALIGNED HOLES IN AN ARBITRARY PATTERN IN SILICON SUBSTRATE
    LEE, HD
    LEE, HJ
    KIM, CK
    HAN, CH
    APPLIED PHYSICS LETTERS, 1995, 66 (24) : 3272 - 3274